#### OPERATING AND SERVICE MANUAL ## DIGITAL VOLTAGE SOURCE MODEL 6131C BINARY LOGIC HEWLETT hp PACKARD # MODEL 6131C BINARY LOGIC OPERATING AND SERVICE MANUAL FOR SERIALS 1312A-00101 AND ABOVE \* \*For Serials Above 1312A-00101 a change page may be included. Hewlett-Packard Printed: October, 1973 #### TABLE OF CONTENTS | Section | on | | Page No. | Secti | on | | N NT | |---------|---------------------|----------------------------|----------|-------|-----------------------------|-------------------------------------|------------| | I | GENERAL INFORMATION | | . 1-1 | | | CIPLES OF OPERATION(Con | Page No | | | 1-1 | Description | 1-1 | | 4-52 | Current Latch and Voltage | tinuea | | | 1-10 | Interfacing | 1-1 | | 1 02 | Range Processing | 4 ^ | | | 1-13 | Specifications | 1-1 | | 4-66 | Detailed Circuit Analysis | 4-6 | | | 1-15 | Options | 1-2 | | 4-67 | Voltage Processing | 4-8 | | | 1-17 | Instrument Identification | 1-2 | | 4-88 | Current Latch and Voltage | 4-8 | | | 1-20 | Ordering Additional Manua | | | 4 00 | | | | | | | 10 1 2 | | 4114 | Range Processing<br>Power Amplifier | 4-12 | | ΙI | INSTA | ALLATION | 2 _ 1 | | 4 131 | Power Amplifier Power Distribution | 4-15 | | | 2-1 | Initial Inspection | 2-1 | | 4-101 | rower Distribution | 4-17 | | | 2-3 | Mechanical Check | 2-1 | V | <i>እ.ለ</i> አ ፣ እ ፣ <i>፣</i> | TITE AT NAT CATE | | | | 2-5 | Electrical Check | 2-1 | v | 5-1 | TENANCE | | | | 2-7 | Repacking for Shipment | | | 53 | Introduction | 5-1 | | | 2-9 | Installation Data | 2-1 | | | Test Equipment Required | 5-1 | | | 2-11 | Location | 2-1 | | 5-6 | Performance Test | 5-1 | | | 2-13 | Outline Diagram | 2-1 | | 5-8 | Pre-Operation Checkout | 5-1 | | | 2-15 | Rack Mounting | 2-1 | | 5-10 | Constant Voltage Tests | 5-4 | | | 2-17 | Input Power Requirments | 2-1 | | 5-37 | Troubleshooting | 5-10 | | | 2-18 | Power Requirements | | | 5-42 | Overall Trouble Isolation | | | | 2-20 | Connections for 230 Volt | 2 – 2 | | 5 4 F | Procedure | 5-11 | | | 2 20 | Operation 230 Volt | 0 0 | | 5-47 | Voltage Processing Circuit | | | | 2-22 | Power Cable | 2-2 | | E E2 | Troubleshooting | 5-15 | | | <i>~~~</i> | rower Capie | 2-2 | | 5-53 | Photo-Isolator Circuit | | | III | OPERA | TING INSTRUCTIONS | 0 1 | | E CE | Troubleshooting | 5-17 | | I | 3-1 | | | | 5-55 | A6 Control Board | | | | 3-3 | Data Input Connector | 3-1 | | F C 1 | Troubleshooting | 5-18 | | | 3-5 | AC Input | 3-1 | | 5-64 | A6 Power Amplifier Board | | | | 3-7 | Voltmeter Ranges | 3-1 | | <b>5 5</b> 0 | Troubleshooting | 5-26 | | | 3-9 | Ammeter Ranges | 3 - 2 | | 5-69 | Adjustment and Calibration | 5-31 | | | | Programming | 3-2 | | 5-71 | Output Voltage Adjustment | 5-31 | | | 3-13 | Voltage Magnitude and | | | 5-73 | Meter Zero | 5-33 | | | 3-17 | Voltage Sign Data Inputs | | | 5-75 | Voltmeter Adjustment | 5-33 | | | | Storage | 3 – 3 | | 5-77 | Ammeter Adjustment | 5-33 | | | 3-20 | Voltage Range | 3 – 3 | | 5-79 | Current Latch Adjustment | 5-33 | | | 3-24 | Current Limit | 3 - 4 | VΙ | REPLAC | DEABLE PARTS | | | | 3-29 | Current Overload and Latch | | , - | 6-1 | Introduction | 6-1 | | | 3-35 | Connecting the Load | 3-6 | | 6-3 | Order Information | 6-1 | | | 3-41 | Current Monitor | 3-6 | | 0 0 | Order Timormation | 6-1 | | | 3-43 | Analog Input | 3-6 | VΙΙV | CIRCU | IT DIAGRAMS | 7-1 | | | | | | | 7-1 | Introduction | 7-1 | | T 17 | | | | | 7-3 | Overall Block Diagram | 7-1<br>7-1 | | ΙV | PRINC | IPLES OF OPERATION | 4-1 | | 7-5 | Component Location | /-1 | | | 4-1 | Introduction | 4-1 | | | Illustrations | 7 1 | | | 4-3 | Basic Block Diagram | | | 7-7 | Schematic Diagrams | 7-1 | | | | Discussion | 4-1 | | | Jonematic Diagrams | 7-1 | | | 4-6 | Voltage Processing | 4-2 | APPEN | DIX A | OPTION J20 | | | | 4-10 | Current Latch and Voltage | | | A-1 | Introduction | A-1 | | | | Range Processing | 4-2 | | A-5 | Data Connector | A-1 | | | 4-15 | Power Amplifier | 4-2 | | A-7 | Input /Output Giant In | A-1 | | | 4-20 | Power Distribution | 4-3 | | A-9 | Input/Output Signal Polarity | A-1 | | | 4-22 | Detailed Block Diagram | - | | 7 | Receiver Circuits and Logic Levels | | | | | Discussion | 4-3 | | A-12 | | A-1 | | | 4-25 | Voltage Processing | 4-3 | | A-14 | Voltage Magnitude Input | | | | 4-40 | Power Amplifier | 4-5 | | A-17 | Data | A-1 | | | | • | | | ~) — ⊥ / | Voltage Sign | Δ2 | #### SECTION I GENERAL INFORMATION #### 1-1 DESCRIPTION - 1-2 The Digital Voltage Source (DVS) is a complete digital-to-analog link between a computer (or other digital source) and any application requiring a fast accurately settable source of dc or low frequency ac power. - 1-3 A constant voltage/current limiting source, the DVS will furnish full rated output voltage at the maximum rated output current or can be continuously programmed throughout two output voltage ranges. The output is bipolar, and is programmable on either side of, or through, zero without output polarity switches or "notch" effects. In addition, the DVS has low output impedance—the load does not degrade the accuracy specification. The DVS analog output is floating and fully isolated from the digital inputs, thus avoiding ground loops between the output ground and the computer ground. - 1-4 The output voltage is controlled by digital data inputs applied to the DVS via a ribbon connector on the rear panel. - 1-5 Overcurrent protection is provided by a current "latch" circuit which can be externally or internally programmed to one of six values between 4% and 100% of the units rated output current. When activated, the current latch circuit turns off the output power amplifier reducing the output current to less than 10mA. The reaction time of the current latch circuit (time between the start of a current overload and turn off of the power amplifier) can be adjusted by adding an external capacitor at the rear terminals. The upper current limit is safeguarded by a separate fixed current limit circuit that prevents the output current from exceeding 110% of the current rating. The computer is continuously informed of possible current overload or current latch conditions by status outputs which are fed back to the user's source. - 1-6 For maximum reliability and minimum size and weight, the DVS utilizes all solid state circuitry. Most of the DVS circuitry is contained on five removable plug-in circuit boards, accessible from the front of the unit through an access door. - 1-7 Output voltage and current are continuously displayed on two front panel meters. The front - panel METER RANGE switches select the desired voltage and current ranges. - 1-8 The DVS also limits sink current (resulting from an active load forcing energy back into the DVS) to a value between 0.25A and 0.55A as a function of sink voltage magnitude. - 1-9 Terminals for High Output, High Sensing, Low Output, Low Sensing, Chassis Ground, Current Latch Delay, Analog Input, and Current Monitor are included on a rear barrier strip. The Low Output terminal may be connected to the ground terminal, or the output may be floated up to 300 volts above ground. The output terminals are automatically shorted if the digital input cable is disconnected or if the input power is removed. The Sensing terminals may be used when the load is remotely located from the DVS in order to avoid degradation in regulation at the load due to voltage drop in the load leads. #### 1-10 INTERFACING - 1-11 Each DVS is pre-interfaced with its controlling computer, or other digital device, by modifying three of the plug-in boards. Five standard sets of these boards (Option J20 and Options 061 through 064) satisfy the majority of interfacing requirements. Each instrument must have either an Option number or a "Special" modification number (e.g., J01, J02, etc.) for identification. The Jxx numbers are used for instruments which do not fit into the standard option category. Detailed descriptions of the different options are included in Appendixes at the rear of each manual while descriptions of special options are included on blue modification sheets in the front of applicable manuals. The option number for each instrument appears on an identification tag at the rear of the unit. - 1-12 As supplied from the factory, the DVS can be operated from a 115Vac $\pm 10\%$ , 48-440Hz power source. In addition, the DVS can be operated from a 230Vac $\pm 10\%$ single phase input when the unit is equipped with Option 28 (see Paragraph 1-15). This versatility makes the instrument compatible with the European power system. #### 1-13 SPECIFICATIONS 1-14 Complete specifications for the Digital Volt- age Source are given in Table 1-1. #### 1-15 OPTIONS 1-16 As mentioned previously all DVS's are preinterfaced at the factory. There is no standard instrument; each unit has an option number for identification. There are five "standard" options which satisfy the majority of interfacing requirements. Two of these options (061 and 063) are for BCD instruments while the other three (J20, 062, and 064) are for binary units. Detailed coverage of these options is included in Appendixes at the rear of the manual. | Option No. | Description | | | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 028 | Rewire for 230Vac Input: Consists of reconnecting the input transformers for 230 volt operation and changing the fuse. (Refer to Section II for details.) | | | | | J20 | Binary Interface for # 12661A DVS Program Card: Input/output circuits on P.C. boards A1, A2 and A6 are modi- fied to interface with # computer. (Refer to proper Appendix for details.) | | | | | 061 | BCD Interface for NPN Open Collector Circuits: Input/output circuits on P.C. boards Al, A2 and A6 are modified to interface with a BCD digital source employing "open collector" drivers. (Refer to proper Appendix for details.) | | | | | 062 | Binary Interface for NPN Open Collector Circuits: Input/output circuits on P.C. boards Al, A2, and A6 are modified to interface with a binary source employing "open collector" drivers. (Refer to proper Appendix for details.) | | | | | 063 | BCD Interface for Microcircuit Logic Levels: Input/output circuits | | | | fied to interface with a BCD source employing microcircuit logic of the TTL or DTL family. (Refer to proper Appendix for details.) Binary Interface for Microcircuit Logic Levels: Input/output circuits on P.C. boards A1, A2, and A6 are modified to interface with a binary source employing microcircuit logic of the TTL or DTL family. (Refer to proper Appendix for details.) #### 1-17 INSTRUMENT IDENTIFICATION 1-18 Hewlett-Packard instruments are identified by a three-part serial number. The first part is the power supply model number. The second part is the serial number prefix, consisting of a number-letter combination denoting the date of a significant design change. The first digits indicate the year (10 = 1970, 11 = 1971, etc.); the second two digits indicate the week; and the letter "A" designates the U.S.A. as the country of manufacturer. The third part is the power supply serial number; a different 5-digit sequential number is assigned to each power supply, starting with 00101. 1-19 If the serial number on your instrument does not agree with those on the title page of the manual, Change Sheets supplied with the manual or Manual Backdating Changes define the differences between your instrument and the instrument described by this manual. #### 1-20 ORDERING ADDITIONAL MANUALS drivers. (Refer to proper Appendix for details.) BCD Interface for Microcircuit Logic Levels: Input/output circuits on P.C. boards Al, A2, and A6 are modi- #### INPUT AND OUTPUT POWER Input: 115Vac $\pm 10\%$ , 48-440Hz, 1.2A, 100W (Standard) 230Vac $\pm 10\%$ , 48-440Hz, 0.6A, 100W (Option 28 only) #### Output: X1 Range: -16.384 to +16.3835Vdc @ 0.5A Source. X10 Range:-100 to + 100 Vdc @ 0.5 A Source. Sink Current Compliance. A sink condition results from an active load attempting to force energy back into the DVS. This can appear as current flow into the HI output terminal when the terminal is positive, or current flow out of the terminal when it is negative. In either case the current is limited to a value ranging linearly from 0.25A at 100V to 0.55A at 0V. #### ACCURACY Basic Accuracy: DC voltage accuracy at $23^{\circ}\text{C} \pm 3^{\circ}\text{C}$ , 115Vac input, no load, following 30 minutes warm-up. X1 Range: 1mV X10 Range: 10mV Source Effect (Line Regulation): Change in output voltage for any change in line voltage from 104 to 126Vac (or 208 to 254V ac). X1 Range: $500\mu V$ X10 Range: 5mV. #### Load Effect (Load Regulation): Change in output voltage for any change in load current within rating. X1 Range: $150\,\mu\text{V}$ X10 Range: $500\,\mu\text{V}$ #### Temperature Coefficient: Change in output voltage per degree Centigrade change in ambient temperature. X1 Range: $160\mu\text{V/}^{\circ}\text{C}$ X10 Range: $1.6\text{mV/}^{\circ}\text{C}$ ## PERIODIC AND RANDOM VOLTAGE DEVIATIONS Drift (Stability): DC output voltage drift under constant line, load, and ambient temperature for 8 hours after 30 minutes warm-up. X1 Range: 500μV X10 Range: 5mV #### PARD (Ripple and Noise): p-p/rms (dc to 50MHz), at any line voltage and under any load condition within rating. X1 Range: 2mV p-p/0.5mV rms X10 Range: 7mV p-p/1.5mV rms Load Transient Recovery Time: Time required for the output voltage to recover within 0.1% of full range voltage following a full load current change. X1 or X10 Range: 150 µsec. #### SPEED Programming Time: Maximum time required for the output voltage to settle within 0.1% of the programmed voltage change after simultaneous receipt of data and gate signals with a resistive load connected across the output terminals. X1 or X10 Range: $300\mu\text{sec.}$ Voltage range change requires 2msec. #### ANALOG INPUT Impedance: $10k_{\Lambda} \pm .1\%$ . Maximum Input Voltage (Full Range): X1 Range: ±20V X10 Range: ±10V Bandwidth (to -3dB Point): Approx. 25kHz. DC Gain: X1 Range:-1 $\pm$ 0.2% X10 Range:-10 $\pm$ 0.2%. #### Stability (8 hours): X1 Range: Same as stability of input signal + $500 \mu V_{\bullet}$ X10 Range: Same as stability of input signal + 5 mV. #### CURRENT SENSING Impedance: 800n Coefficient: 1 Volt/Amp. Accuracy: 3% ±2mA #### TEMPERATURE RATINGS Operating: 0°C to +55°C. Storage: -40°C to +75°C. #### COOLING Convection cooling is employed. #### ACCESSORIES FURNISHED 50-Contact Rear Plug, HP Part No. 1251-0086. Rack Mounting Kit, HP Part No. 5060-8740 Plug-In Extender Board, HP Part No. 5060-7948 #### ACCESSORIES AVAILABLE Pocket Programmer, Model 14533B. This accessory permits manual programming of all input functions by switch closures. 3-Foot Extension Cable for Pocket Programming, Model 14534A. This accessory may be used with the Pocket Programmer for maximum convenience. ## SECTION II INSTALLATION #### 2-1 INITIAL INSPECTION 2-2 Before shipment, this instrument was inspected and found to be free of mechanical and electrical defects. As soon as the instrument is received, proceed as instructed in the following paragraphs. #### 2-3 MECHANICAL CHECK ý. 2-4 If external damage to the shipping carton is evident, ask the carrier's agent to be present when the instrument is unpacked. Check the instrument for external damage such as broken controls or connectors, and dents or scratches on the panel surfaces. If the instrument is damaged, file a claim with the carrier's agent and notify Hewlett-Packard Sales and Service Office as soon as possible. If the instrument appears undamaged, perform the electrical check given in the following paragraph. #### 2-5 ELECTRICAL CHECK 2-6 Check the electrical performance of the instrument as soon as possible after receipt. Section V of this manual contains performance check procedures which will verify instrument operation within the specifications stated in Table 1-1. This check is also suitable for incoming quality control inspection. Refer to the inside front cover of the manual for the Certification and Warranty statements. #### 2-7 REPACKING FOR SHIPMENT 2-8 When shipping the entire instrument, it is recommended that the package designed for the instrument be used. The original packaging material is reusable. If it is not available, contact your local Hewlett-Packard field office to obtain the materials. This office will also furnish the address of the nearest service office to which the instrument can be shipped. Be sure to attach a tag to the instrument specifying the owner, model number, full serial number, and service required, or a brief description of the trouble. #### 2-9 INSTALLATION DATA 2-10 The instrument is shipped ready for bench operation. Power connections are made through the power cable supplied with the unit. The digi- tal inputs to control the output voltage, current limit, etc., must be supplied through the data input plug (P1) at the rear of the unit. Section III of this manual provides a complete description of the interfacing requirements. #### 2-11 LOCATION 2-12 This instrument is convection cooled. Sufficient space should be allotted so that a free flow of air can reach the rear of the instrument when it is in operation. It should be used in an area where the ambient temperature remains between $0^{\circ}$ C and $+55^{\circ}$ C. #### 2-13 OUTLINE DIAGRAM 2-14 Figure 2-1 shows the outline and dimension information for the instrument which can be used to plan a specific installation. Figure 2-1. Outline Diagram #### 2-15 RACK MOUNTING 2-16 To mount the unit in a standard rack panel, proceed as follows: a. Remove gray plastic trim strips (glued on) at each side of unit by inserting a thin screwdriver at edge or top of strip and prying gently away from unit. - b. Attach rack ears (furnished with each unit) to side of unit using screws supplied with ears. - c. Mount unit in rack, using standard mounting screws. #### 2-17 INPUT POWER REQUIREMENTS - 2-18 POWER REQUIREMENTS - 2-19 This instrument may be operated continuous- Figure 2-2. Primary Connection for 230Vac Operation ly from either a nominal 115 volt or 230 volt, 48-440Hz power source. The unit as shipped from the factory is wired for 115 volt operation. The input power required when operated from a 115 volt power source at full load is 1.2 amperes, 100 watts. - 2-20 CONNECTIONS FOR 230 VOLT OPERATION (Figure 2-2) - 2-21 Normally, the primary windings of input transformers T2 and T3 are connected in parallel for operation from a 115 volt source. To convert the unit to operate from a 230 volt source, the primary windings of each transformer must be connected in series as follows: - a. Unplug line cord and remove top cover. - b. Looking from the rear of unit, locate the 115Vac jumpers between terminals 1,3, and 2,4 of transformer T3 (see Figure 2-2). - c. Remove both 115Vac jumpers and solder the 230Vac jumper between terminals 2 and 3 of transformer T3 as shown in Figure 2-2. - d. Replace existing fuse (on rear panel) with 1 ampere, 230V fuse. #### 2-22 POWER CABLE - 2-23 To protect operating personnel, the National Electrical Manufacturers' Association (NEMA) recommends that the instrument panel and cabinet be grounded. This instrument is equipped with a three conductor power cable. The third conductor is the ground conductor and when the cable is plugged into an appropriate receptacle, the instrument is grounded. The offset pin on the power cable's three prong connector is the ground connection. - 2-24 To preserve the protection feature when operating the instrument from a two-contact outlet, use a three-prong to two-prong adapter and connect the ground lead on the adapter to ground. ## SECTION III OPERATING INSTRUCTIONS Figure 3-1. Model 6131C, Rear View #### 3-1 DATA INPUT CONNECTOR 3-2 Before output voltage can be obtained, data input plug P1 must be in place as shown in Figure 3-1. A connection must be made between the cable continuity interlock pin 25 and the computer common (relay A4K1 must be energized; see Figure 7-2, Sheet 3). If this connection is not present or if the input connector is removed, the output terminals will be shorted and the output current will be reduced to less than 10mA. This protects any loads connected to the DVS in the event that the cable is inadvertently disconnected. Note also that the output is shorted when ac power is removed. #### 3-3 AC INPUT 3-4 To turn on the unit, set the LINE switch (item 1) in Figure 3-2) to ON. The pilot light directly above the LINE switch should light. Fuse 1 (2A at 115Vac or 1A at 230Vac) protects the main power supply. #### NOTE Any deflection of the current meter after turn-off does not represent current flowing in the load but rather is current flowing through the internal shorting relay. #### 3-5 VOLTMETER RANGES 3-6 The VOLTAGE control 2 selects either the 120V or 20V range, which corresponds to the upper and lower scales on the voltmeter. The shaded area on the front panel meter face indicates the amount of output voltage that is available in excess of the normal rated output. Although the instrument will operate in this shaded region without being damaged, it is not guaranteed to meet all of its performance specifications. Figure 3-2. Operating Controls and Indicators #### 3-7 AMMETER RANGES 3-8 The CURRENT control, (3) selects the current range on the front panel meter, 0.06, 0.15, or 0.6A. A 2-amp slo-blo fuse is used as shown on the rear of the unit. #### 3-9 PROGRAMMING 3-10 Input/output data is connected from a digital computer to Pl/Jl on the rear of the DVS as shown in Figure 3-3. A substitute for the computer is HP Pocket Programmer. This accessory plugs into Jl and manually programs all the input to the DVS by switch closures. An extension cable, with connectors on both ends, is also available to mate with Jl and the Programmer plug. Pocket Programmers can be purchased from your local Hewlett-Packard Sales Office. 3-11 The coding, voltage levels, and polarity of the input/output data are selected by the customer to fit his application. Three plug-in boards, Al Input, A2 Logic, and A6 Control, are modified at the factory to fit these requirements. Most customer requirements can be satisfied by one of the standard options for this instrument. For requirements beyond the scope of the standard options, special modifications are made to the Al, A2, and A6 boards. Either an option number or a special (J) number is assigned to each instrument and is printed on an identification tag on the rear heat sink of the unit. Options are described in Appendixes located at the rear of the manual while specials changes are described in an "Instrument" Figure 3-3. Input/Output Data Connector Modification" sheet which is inserted in the front of any applicable manual. 3-12 The following paragraphs describe the input/output data that is transferred between the computer and the DVS. Sufficient detail to operate the instrument is included; more detailed information is included in Section IV. ## 3-13 VOLTAGE MAGNITUDE AND VOLTAGE SIGN DATA INPUTS 3-14 Fifteen lines designated according to their positive analog equivalent value in millivolts (0.5, 1, 2, 4, 8, ..., 4096 and 8192) comprise the voltage magnitude input. This input is received from the computer, or other programming source, in a "computer binary" code. Positive numbers are received in straight binary form while negative numbers are received in negative 2's complement form; that is, the equivalent positive number is complemented (all ones become zeros, all zeros becomes ones) and a binary one is added to the least significant bit. Notice that because of the nature of negative 2's complementing, it is impossible to program for "negative zero" volts output. The lowest negative number that can be programmed is -0.5mV. Hence, to obtain an output of zero volts, the sign must be positive. 3-15 The voltage magnitude and sign data are stored in the DVS upon the receipt of a gate input from the computer. As shown in Figure 3-4, the voltage magnitude and sign data bits must remain for at least $10\mu\text{sec}$ after the triggering edge of the Gate. Once the $10\mu\text{sec}$ period is expired, the voltage program and sign can be changed to prepare for the next gate. The gate must reset for at least $2\mu\text{sec}$ before starting a new gate, and the time between the leading edges of two consecutive gates must be at least $55\mu\text{sec}$ . Figure 3-4. Timing Diagram, No Range Change 3-16 Notice that in addition to initiating the storage and processing of voltage and sign data, the Gate also stores the voltage range and current latch data which are discussed in subsequent paragraphs. It should be noted, though, that the trailing edge of the Flag indicates to the computer that the voltage processing is complete and will occur 55µsec after the leading edge of the Gate provided the voltage range of the DVS has not been changed. If a voltage range change is programmed, the trailing edge of the Flag is delayed to 2msec from the leading edge of the Gate (refer to Paragraph 3-21). #### 3-17 STORAGE 3-18 With the STORAGE switch (4) (Figure 3-2) in the STORE position, the voltage, sign, range, and current latch program data are stored when the gate is received from the computer. In the DISABLE position, indicator DS1 (5) lights and the data are processed as soon as they are received. 3-19 Storage can be disabled in cases where a manual programmer is used or where the computer has internal storage for the voltage magnitude and sign data. #### 3-20 VOLTAGE RANGE 3-21 The voltage range data input from the computer multiplies the voltage magnitude data X1 for the lower range or X10 for the higher range. In the Xl range, the maximum output voltage swing is from -16.384 to +16.3835 volts. In the X10 range, the output voltage swing is from -100.00 to + 100.00 volts. The range of the DVS-is controlled by the voltage range data bit from the computer which is stored (along with the voltage magnitude, sign, and current latch data) in the DVS when the Gate input is received. As shown in Figure 3-5, the voltage range data bit must remain for at least 10 usec after the triggering edge of the gate. Once the 10µsec period is expired the voltage range input can be removed. The gate must reset for at least 2µsec before starting a new gate, and the time between the leading edges of two consecutive gates must be at least 2msec. 3-22 If a range change is programmed, then, the trailing edge of the Flag sent to the computer is delayed 2msec after the leading edge of the Gate. If a range change is not programmed, the DVS Flag is returned 55µsec after the Gate as indicated in Figure 3-4 and discussed in paragraph 3-15. 3-23 <u>Voltage Range Programming.</u> The voltage range bit from the computer has two states, Xl and X10. In the Xl range, the voltage magnitude data input is multiplied by 1 so that the output voltage can be varied (in 0.5mV or greater steps) between 0.000 and +16.3835 volts (positive sign bit) or -0.005 and -16.384 volts (negative sign bit). In the X10 range, the voltage magnitude data input is multiplied by 10 so that the output voltage can be varied (in 5mV steps or greater) between -100.00 and +100.00 volts. Figure 3-5. Timing Diagram, Range Change #### 3-24 CURRENT LIMIT 3-25 The DVS provides a maximum (gross) limit and a programmable current limit (referred to as current latch on this unit). Each current limit is controlled independently by a separate circuit. The gross current limit circuit is fixed to activate at approximately 110% of the rated output current (approximately 0.55A). The adjustable current latch circuit can be programmed to 20, 50, 70, 100, 200, and 500mA). Current latch input data consist of three lines: L22 (30mA), L23 (50mA), and L24 (range, X1 or X10). All three inputs are stored in the DVS when the gate signal is received. As shown in Figure 3-4, the current latch data must remain for at least 10µsec after the triggering edge of the gate. The flag signal is sent to the computer 55µsec after the gate to indicate that current latch processing is complete. 3-26 If the overload condition persists for a certain variable delay period, the current latch circuit is activated and the output current is reduced to from 0 to 10mA, depending on the type of load connected to the unit. The output voltage, under current latch conditions, depends on the programmed output voltage and the type of load. With a full resistive load connected to the unit, the output voltage (and current) are reduced to nearly zero. At no load, the output voltage will correspond to the programmed voltage; up to a maximum of 40 volts. After the load current is reduced or the current latch increased, the next gate that is received will reset the current latch circuit and return the unit to normal operation. 3-27 In addition to the current limits described above, the current limit circuits also protect the DVS from active loads that force energy back into the DVS (sink condition). This can appear as current flow into the HI output terminal when the terminal is positive, or current flow out of the terminal when it is negative. Figure 3-6 shows the normal operating locus of the DVS. As shown, the DVS will limit the sink current to a value ranging linearly from 0.25A at 100V to 0.55A at 0V. Figure 3-6. 6131C Output Ranges -----CAUTION ----- Externally applied terminal -to- terminal voltage in excess of 110V will damage the DVS. 3-28 <u>Current Latch Programming</u>. The current latch data bits L22 (30mA), L23 (50mA), and L24 (range) from the computer form a 3-bit binary code to program the DVS current latch value. The states of the 30mA and 50mA bits determine the basic value; the state of the range bit multiplies that value by 1 or 10. The three current latch bits provide a maximum of eight possible combinations. As shown in the following chart, only six of the bit combinations are utilized (20, 50, 70, 100, 200 and 500mA) for Model 6131C. If the pocket programmer is used to program the current latch, refer to the associated manual. #### 3-29 CURRENT OVERLOAD AND LATCH 3-30 If the output current exceeds the value of the programmed current latch a $10\mu \rm sec$ flag signal and the overload status signal are sent to the computer #### NPN CURRENT LATCH CODING | CURRENT | L24 | L23 | L22 | |-------------------------------------|----------------------------|----------------------|----------------------| | LATCH (mA) | (RANGE) | (50mA) | (30mA) . | | 20<br>50<br>70<br>100<br>200<br>500 | HI<br>HI<br>HI<br>LO<br>LO | HI<br>LO<br>HI<br>HI | LO<br>HI<br>LO<br>HI | HI = more positive voltage LO = more negative voltage as shown in Figure 3-7. If the overload condition still exists after a variable delay period, (refer to next paragraph) the unit commences current latch operation and the latch status signal changes state. The current overload status signal switches to the normal state when the current latch mode commences. A second $10-\mu sec$ wide flag signal is produced when current latch begins. #### NOTE For standard Option J20, the two $10\mu sec$ Flag outputs corresponding to the leading and trailing edges of the Overload status output are disabled and not transmitted to the computer. 3-31 <u>Current Latch Delay.</u> Two terminals, $C_T$ , on the rear barrier strip are provided for connection of a capacitor to delay the current latch circuit. Capacitor $C_T$ determines the delay between detection of an over-current condition (current overload status) and the time that current latch begins (the current latch status signal switches to the overload state). Some delay is desirable when driving a capacitive load, since current surges higher than the current latch setting would activate the current latch circuitry. If the $C_T$ terminals are open, a natural delay period of from 3 to $10\mu sec$ (approximate) will result. If capacitor $C_T$ is utilized, the delay is adjustable between $5\mu sec$ and 2msec at the rate of approximately $1\mu F$ per msec. 3--32 The current latch status signal will switch from overload to normal state approximately $10\mu$ sec after the next gate providing that the overload condition no longer exists. Therefore, to program the DVS out of the current latch condition and back to normal operation, the overload must be removed or the current latch increased; and then a new gate must be issued. The flag will switch to busy $5\mu\text{sec}$ after the gate is received and remain in that state for $50\mu\text{sec}$ . Figure 3-7. Current Latch Overload Timing Diagram 3-33 Current Latch Disable. The current latch circuit within the DVS can be disabled by shorting the CT terminals at the rear of the unit. Under these conditions, the current limit is governed solely by the gross current limit circuit which fixes the current limit at about 0.55 amperes. Although the current latch status signal is not generated, the overload status signal is switched to the overload state if the output current exceeds the programmed current latch value. Shorting the $\mathbf{C}_{_{\mathbf{T}}}$ terminals is useful during calibration or troubleshooting when it is desirable to keep the unit out of the current latch mode. Ensure that the shorting wire(s) across the CT terminals is short (less than six inches long). The inductance of long wires could cause the current latch circuit to become activated. 3-34 <u>Current Latch At Turn On.</u> At turn on, the output terminals are shorted for approximately 0.2 second. This will activate the current latch circuitry reducing the output current accordingly. After the short is removed from the output terminals, a gate input must be received from the computer to reset the latch circuit and return the unit to normal operation. #### 3-35 CONNECTING THE LOAD 3-36 Low sense (LO. S.) and high senses (HI.S.) should be connected to LO and HI respectively, as shown in Figure 3-1. 3-37 Remote Sensing is used to maintain good regulation at the load and reduce the degradation of regulation which would occur due to the voltage drop in the leads between the power supply and the load. Remote sensing is accomplished by utilizing the strapping pattern shown in Figure 3-8. The power supply should be turned off before changing strapping patterns. The leads from the sensing terminals to the load will carry much less current than the load leads and it is not required that these leads be as heavy as the load leads. However, they should be twisted or shielded to minimize noise pickup. Remote sensing leads longer than 15 feet may have high frequency resonances which can cause the power supply to oscillate. If long leads are anticipated consult your local Hewlett-Packard Sales Engineer for techniques to eliminate oscillation. 3-38 Note that it is desirable to minimize the voltage drop in the load leads and it is recommended that the drop not exceed 1 volt per lead if the power supply is to meet its dc specifications. If a larger drop must be tolerated, please consult an HP Sales Engineer. Figure 3-8. Remote Sensing, Strapping Pattern 3-39 <u>Grounding.</u> Proper grounding will greatly reduce output ripple and noise. It is recommended that the LO output terminal be connected to the GND terminal. The HI output terminal should not be connected to GND during normal operation. $3\text{--}40\,$ If the output terminals must be floated at some dc potential, a capacitor (between 0.05 and 0.1 $\mu F)$ should be connected between the LO and GND terminals. If the above capacitor is not connected, a common-mode noise signal will be induced in the output leads. Since this noise signal will have an amplitude of approximately $100\,\text{mV}$ , it is recommended that the above capacitor be utilized. #### 3-41 CURRENT MONITOR 3-42 The CURRENT MONITOR terminals (Figure 3-8) can be used to monitor the output current of the DVS without affecting the output voltage. To monitor the output current, a DVM is connected across the CURRENT MONITOR HI and LO terminals. The output voltage reading is proportional to the current output in the ratio of 1 volt/1 ampere output current. With a positive output programmed through a resistive load, the LO terminal is positive with respect to the HI terminal. The accuracy of the CURRENT MONITOR reading is ±3%. For example, a reading of 250mV indicates that the DVS output current is 250 ±7.5mA. #### 3-43 ANALOG INPUT 3-44 The ANLG IN terminal (Figure 3-8) can be used to program the output of the DVS with an analog input. The analog input signal can be a dc level or a variable signal (a sinewave, for instance). The analog input signal is connected between the ANLG IN and LO S terminals. 3-45 The analog input is summed with the digital voltage magnitude data (after it is converted to its equivalent analog current) at the input to the DVS power amplifier. The result of the summation is used to drive the power amplifier which produces the specified output voltage. Since the power amplifier inverts its input, the analog input voltage must be of opposite polarity with respect to the polarity of the desired output voltage. The power amplifier amplifies the input signal by I in the X1 range and by 10 in the X10 range. #### - CAUTION - To protect the DVS from damage, the combination of digital voltage magnitude data and analog input should not cause the DVS to exceed its rated limits ( $\pm 100 \text{Vdc}$ ). Further, regardless of the digital voltage input, the analog input in the X1 range should not be greater than $\pm 20 \text{V}$ nor greater than $\pm 10.0 \text{V}$ in the X10 range. 3-46 The DVS output voltage can be determined by the following formula: $V_{\rm OUT} = -{\rm Range}~x$ Analog Input + Digital Program Voltage. For example if a + 5.000Vdc output is desired with no digital voltage program input, a -5.000Vdc input can be applied to the ANLG IN terminal with the DVS set to the X1 range. The equation is: VOUT = -1 x (-5.000) + 0 = +5.000Vdc. This same output, of course, could also be obtained by applying a -0.500Vdc input with the DVS in the X10 range. Negative DVS output is obtained in a similar manner; that is, by applying a positive analog input at the ANLG IN terminal. The bandwidth of the analog input (measured at the -3dB point) is approximatley 25kHz. In other words, the gain of the power amplifier falls off if the analog input frequency exceeds 25kHz with the amplifier approaching unity gain at 100kHz. ## SECTION IV PRINCIPLES OF OPERATION Figure 4-1. Basic Block Diagram #### 4-1 INTRODUCTION 4-2 This section contains the principles of operation for the Digital Voltage Source (DVS). The section is divided into three main paragraphs; a basic block diagram discussion, a detailed block diagram discussion, and a detailed circuit analysis. The depth of coverage increases with each level of discussion until, in the detailed circuit analysis, the function of each major component is described using the schematic diagrams of Figure 7-2. #### 4-3 BASIC BLOCK DIAGRAM DISCUSSION 4-4 Figure 4-1 is a basic block diagram of the DVS showing its four major circuits, together with the principle input/output signals of each circuit. Each major circuit has an associated sheet number for correlation of this diagram with the schematic sheets at the rear of the manual. 4-5 The Digital Voltage Source is a digital-toanalog "link" capable of providing an accurately settable source of dc or low frequency ac power. It provides -16.384 to +16.3835 volts (in 0.5mV steps) or -100 to +100 volts (in 5mV steps) at 0 to 0.5A, from dc to 25kHz. Current limit protection is provided by a current "latch" circuit which can be programmed to activate at one of six values; ranging from 20mA to 500mA. Back-up protection is provided by a gross current limit circuit which prevents the output current from exceeding 110% (maximum) of the rated output current. #### 4-6 VOLTAGE PROCESSING 4-7 The voltage processing circuits interface, isolate, store, and convert to analog form the digital input data representing the magnitude and sign of the required output voltage. The input circuits adapt the DVS to the requirements of the driver circuits to be used and provide dc isolation between the computer ground and the DVS output. Integrated circuits store the received data and a digital-to-analog converter translates the stored data to a bi-polar analog current. This bi-polar analog current signal controls the output of the power amplifier. 4-8 The input gate signal initiates timing and storage functions for both the voltage processing and current latch and voltage range processing circuits. The storage function allows the voltage processing circuits to continuously provide a voltage magnitude output without the need for repeated voltage magnitude and sign inputs from the computer. Each time the input gate is received, a storage gate reset signal and a flag are generated. The storage gate signal initiates the storage function within the current latch and voltage range processing circuits. The reset output signal resets the current latch circuit if (1) the circuit is in the latch condition; and (2) if the condition that originally caused the latch has been corrected. The reset signal is ignored if these two conditions have not been satisfied. 4-9 The flag output provides timing information to the computer concerning the status of the voltage processing and current latch and voltage range processing circuits. It is generated in response to the gate input or the overload/range enable inputs from the current latch and voltage range circuits. ## 4-10 CURRENT LATCH AND VOLTAGE RANGE PROCESSING 4-11 Current latch and voltage range processing circuits interface, isolate, store, and process input digital information to provide the current latch and voltage range output signals to the power amplifier. Input circuits, similar to those used in voltage processing, adapt the DVS to the com- puter circuits and provide dc isolation. Integrated circuits store the information when the storage gate is received from voltage processing. The stored current latch and voltage range data is then processed by separate circuits as will be described in subsequent paragraphs. 4-12 Current Latch Processing. The three lines of current latch data are decoded and are used to establish a reference current limit which is compared with a sample of the output current (current sampling input from the power amplifier). If the current sampling input equals, or exceeds, the reference current limit, a current overload status signal is immediately sent to the computer informing it that an overload condition exists. If the overload condition still exists after a variable delay period, the current latch and current latch status output signals are simultaneously generated. The current latch delay period is approximately 5 to $10\mu\text{sec}$ with the $C_T$ terminals open and with added capacitance can be extended to 2msec. The time delay should be extended for applications involving capacitive loads to prevent surge currents from initiating premature current latch action. When the $C_T$ terminals are shorted, the current latch circuitry is disabled inhibiting the generation of the current latch and latch status output signals. If generated, the current latch output signal turns off the power amplifier so that the output current is reduced to a safe value (less than 10mA). The latch status signal informs the computer of the current latch status of the DVS. 4-13 Whenever a current overload or latch condition occurs, an overload flag enable signal is sent to the voltage processing circuits which, in turn, issues a flag output to the computer. 4-14 <u>Voltage Range Processing</u>. The voltage range data input is stored, and then sent as a voltage range select signal to control the power amplifier range relays. With the relays energized, the voltage program input signal is multiplied by 1 (X1 range). With the relays deenergized, the voltage magnitude is multiplied by 10 (X10 range). Similar to current overload condition, a range flag enable, and then a flag signal is issued whenever a voltage range change occurs. #### 4-15 POWER AMPLIFIER 4-16 The power amplifier amplifies the bi-polar voltage magnitude input current to provide a bi-polar output voltage across the load connected between the HI and LO output terminals. An external analog input signal can also be applied to the power amplifier. A signal applied to the analog input terminal is summed with the voltage magnitude signal from voltage processing. For this condition, the power amplifier amplifies the sum of these signals. Shunt feedback is employed to prevent changes in the output voltage without a change in the input signal. Additional feedback networks are used within the amplifier stages for stability purposes. 4-17 As mentioned previously, the amplifier circuits multiply the current input signal by X1 or X10, depending on the status of the voltage range input from the voltage range processing circuit. 4-18 The power amplifier includes a self-contained, gross current limit circuit which is fixed to activate at 110% (maximum) of the rated output current. When activated, the gross current limit circuit limits the conduction of the power amplifier preventing the output current from exceeding the maximum current limit value. 4-19 Additional protection for the load is provided by a circuit which shorts the output of the amplifier whenever input power is interrupted or the input cable from the computer is disconnected. #### 4-20 POWER DISTRIBUTION 4-21 Power distribution circuits accept 115 volts or 230 volts, single phase, 60Hz input power and provide unregulated dc bias voltage outputs to the three major circuits. Additional regulated bias voltages are generated by reference supplies and voltage regulators in voltage processing and the power amplifier. Overload protection is provided by a fuse in the input circuit. The delayed -12 volt output to the power amplifier provides protection of the output load by keeping the amplifier output shorted until the internal bias supplies within the DVS have stabilized. #### 4-22 DETAILED BLOCK DIAGRAM DISCUSSION 4-23 Figure 7-1 is a detailed block diagram of the Digital Voltage Source showing each stage, or group of stages, within each of the three major circuits. The major circuits are bracketed by heavy-weight lines and sheet numbers are provided to correlate this drawing with the overall schematics of Figure 7-2. For the sake of simplicity the bias supplies and regulators are not included on Figure 7-1; but are discussed in the detailed circuit analysis. 4-24 The detailed block diagram discussion describes, in block diagram terms, the operation of each major circuit. Details concerning the components inside the many circuit blocks are given in the detailed circuit analysis which also includes information on the internal adjustments and controls. Waveforms and timing diagrams are included throughout to supplement the text. For ease of un- derstanding, the waveforms are idealized. The waveforms are keyed to various points on Figure 7-1 by means of encircled test point numbers. #### 4-25 VOLTAGE PROCESSING 4-26 The voltage processing circuits consist of an input board, logic board, and a digital-to-analog converter board. The circuits will be explained functionally based on signal flow from board-to-board. A timing diagram for the voltage processing circuits is included on Figure 7-1. 4-27 <u>Voltage Magnitude Input Data</u>. Incoming voltage magnitude data (TP10) is in "computer binary" form—where positive numbers are received from the computer in straight binary and negative numbers are received in the negative 2's complement code. Negative 2's coding consists of complementing the corresponding positive number (changing all logical zeros to ones and all ones to zeros) and adding binary "1" to the least significant bit. (Examples of positive and negative input numbers will be given later.) 4-28 <u>Input Isolators.</u> Voltage magnitude and voltage sign data input isolators provide the logic interface and dc isolation required between the user's computer and the DVS. Incoming voltage magnitude data is applied first to a resistive voltage divider which establishes voltage levels that can be readily utilized by the DVS. DC isolation is provided by a photo-isolator. The input isolator circuit inverts the polarity of the input data, and, in the case of PNP driver circuit, converts it to signal levels appropriate to the NPN logic circuits of the DVS. 4-29 <u>Gate Input and Timing.</u> The gate input (TP1) initiates storage and other timing functions within the DVS. As described in Section III (Figure 3-4) the leading edge of the gate must be received at least $10\mu \rm sec$ before the voltage magnitude (data) and sign bits are terminated. 4-30 The input gate signal is first level-set by a resistive voltage divider and then inverted, if necessary, to ensure that the 3-microsecond delay circuit receives a positive-going input transition. The 3-microsecond delay circuit produces a 3-microsecond negative pulse (TP4) whose trailing edge activates the 50-microsecond delay circuit. The two complementary outputs of the 50-microsecond delay are 50-microsecond pulses delayed from the input gate by 3-microseconds. The 3-microsecond delay ensures that the resulting storage gate occurs after the start of the incoming data pulses. The negative 50-microsecond gate pulse (TP6) serves as the input to the gate pulse isolator while the positive output is the input to the flag isolator. 4-31 The flag output to the computer (TP16) is produced by an OR gate whose inputs are the 50-microsecond pulse (TP40), a pair of pulses occurring at the beginning and end of a current overload, and a 2-millisecond pulse which occurs during a change in voltage range. Waveforms for the flag output signals may be found in Figures 3-4, 3-5, and 3-7. The isolator for the flag signal output permits the output amplifier/inverter to be biased and configured to interface with the computer's receiver circuit. The trailing edge of the 50-microsecond flag produced by a gate input informs the computer that voltage processing is complete and the unit should be producing the requested output. The gate pulse isolator provides dc isolation. The isolator output (TP7) triggers the gate pulse generator and also resets the current latching flipflop. The gate pulse generator produces a 2-microsecond positive pulse (TP8) with its leading edge delayed by 3-microseconds from that of the input gate. 4-32 With the storage disable switch in the STORE position, the gate pulse generator output pulse is the input to an OR gate whose output (TP9) is the storage gate for voltage magnitude and voltage sign bits. Putting the storage disable switch in the DISABLE position substitutes a fixed positive voltage for this pulse. This permits the bits to pass directly through the storage flip-flops. The output of the OR gate either gates or disables the current latch and voltage range storage flip-flops in the same manner. 4-33 As the unit is turned on, the initial gate pulse generator produces a storage gate input to the OR gate that assures that the storage flip-flops are in the desired initial state. 4-34 Storage. Having storage capability permits the DVS to provide a continuous output after initial data is no longer present. Fifteen latching flipflops are provided for the voltage magnitude bits and one for voltage sign storage. A storage gate (TP9) strobes the flip-flops, allowing the magnitude and sign inputs to either set or reset them. If the data source is either NPN positive logic or PINP positive logic, the non-inverting outputs of the voltage storage flip-flops are connected. For negative logic inputs, the inverting outputs are connected. The proper outputs are selected by locating the storage flip-flop packages at appropriate locations on the board. Since the data has already been inverted (complemented) once by the input isolators, the outputs of the flip-flops are low for the bits of the incoming data from the computer that are ones. The polarity of the sign bit is adapted to the logic of the DVS circuits by means of a jumper at the output of the sign flip-flop. Storage can be disabled by the storage/disable switch on the logic board, in which case the outputs of the storage flip-flops follow the data inputs continuously. Voltage and sign data from storage is applied to the digital-to-analog converter. 4-35 Digital-To-Analog Converter. The digital - to-analog converter converts the digital data to either a positive polarity analog current (for negative voltage magnitude inputs) or a negative polarity analog current (for positive voltage magnitude inputs). The latter is accomplished by a negative reference current applied to the converter by the polarity offset switch whenever the input is positive. The magnitude of the D/A converter output current varies between plus and minus 1.6384mA according to the value of the incoming voltage and sign data. 4-36 The D/A converter contains a series of switches (transistors) which are activated by the input data bits from storage. These switches then act on a resistive ladder network which produces an output current (in milliamperes) which is proportional to the numerical value of the input data. The combined output of the ladder network and the polarity offset switch make up the voltage magnitude signal. This signal is applied to the power amplifier where it is summed with the current produced by the external analog input, if any. The algebraic sum of these currents is inverted by the power amplifier and appears at the output terminals as the programmed output voltage. 4-37 Polarity Offset Switch and -16.384V Reference. For input data bearing a negative sign, the polarity offset switch is held off by the sign input from storage and has no effect on the operation of the D/A converter. Under these conditions, the D/A converter supplies a positive output current which is proportional to the applied binary data. For positive input data, the sign input turns on the polarity offset switch and a negative reference current of 1.6384mA is applied to the D/A converter from the -16.384V reference source. The negative reference current is then summed (within the D/A converter) with a positive current which is numerically equivalent to the complemented value of the original input data. The resultant output then, is a negative analog current which has been restored to the original numerical value of the positive input data (prior to complementing) by the additional of the -1.6384mA reference current. 4-38 To better understand the processes which take place within the voltage processing circuits, refer to Figure 4-2. With +4 volts programmed Figure 4-2. Voltage Processing Circuits, Simplified Schematic into the DVS, the isolators/storage circuits invert the signal which is then changed into a programming current, the result of which is 1.23835mA flowing into TP56 on the D/A Board (A3). The polarity offset is turned on by the positive sign program bit. This draws a current of 1.6384mA from TP56 leaving -0.40005mA to be amplified and inverted by the amplifier section; the result of this will be +4 volts at the output terminals (the amplifier section has a +0.05 $\mu$ A offset). 4--39 If -4 volts (negative 2's complement) were programmed into the instrument (Figure 4-2B), again the isolators/storage circuits would invert the signal and the ladder network converts the resultant signal into a programming current, the value of which is +.39995mA. The polarity off-set switch is turned off by the negative sign program input, thus no current is drawn from TP56. The +.39995mA is amplified and inverted by the power amplifier and the result of this will be -4 volts at the output terminal (again, the power amplifier has a $+0.05\mu\text{A}$ offset). #### 4-40 POWER AMPLIFIER 4-41 The precision power amplifier consists basically of three major stages; a feedback differential amplifier, coupling amplifier, and power amplifier. Negative feedback is employed, from output to input, creating a near zero impedance summing junction at the input of the feedback differential amplifier. The amplifier provides an output of -1 volt for every 100 µA of input current (E\_OUT = -10,000 x $l_{\mathrm{IN}}$ ) in the X1 range or -10 volts for every 100 $\mu$ A of input current (E<sub>OUT</sub> = -100,000 $imes I_{ ext{IN}})$ in the X10 range. Hence, in the X1 range, the D/A converter supplies its maximum input current of approximately ±1638.4 microamperes to obtain a $\pm 16.384$ volt output. For the X10 range, however, the D/A converter need provide only $\pm 1000 \mu A$ to attain the maximum rated output of $\pm 100$ volts. If a number larger than 50is programmed in the X10 range, the additional D/A input current has little effect on the output because the output of the amplifier is internally limited to approximately (110%) 55 volts. - 4-42 Feedback Differential Amplifier. This circuit amplifies and inverts the D/A output and/or analog input signal before applying it to the coupling amplifier. It provides most of the voltage gain of the overall amplifier. Negative feedback is employed with an equalizing network which shapes the high frequency responses for stability purposes. - 4-43 <u>Voltage Range</u>. A range input from the voltage range processing circuits controls the operation of the range relays which, in turn, determine the impedance of both the equalizing and main feedback networks. In the X1 range, the relays are energized reducing the impedance of the feedback networks and thus increasing the amount of negative feedback through both networks. In the X1 range the overall amplification is multiplied by a factor of 1. In the X10 range, the relays are deenergized, multiplying the amplification by 10. - 4-44 <u>Coupling Amplifier</u>. This inverting stage couples the input stage of the overall amplifier to the power amplifier stages which are at a much higher power level. The voltage and current gain of the coupling amplifier is minimal. - 4-45 Power Amplifier. The power amplifier stage furnishes most of the current gain of the overall amplifier. The output stage is a class AB, push-pull complementary connected amplifier which produces the positive or negative output voltage. The output, at the high sense terminal, is fed back to the input of the overall amplifier resulting in a constant output voltage which is independent of load variations. - 4-46 <u>Current Latch Input</u>. The current latch signal is received from the latch processing circuits if the preselected current latch value is exceeded. An isolating oscillator first isolates the power amplifier from the current latch circuit. The isolator output then activates the current latch switch which turns off the power amplifier. - 4-47 Under current latch conditions, the non-conducting power amplifier presents an impedance of approximately 20Kn in series with the high output terminal. The output current is limited to between 0 and approximately 10mA, depending on the programmed output voltage and the type of load. - 4-48 <u>Gross Current Limit</u>. The positive and negative gross current limit comparators provide additional current limit protection. They are fixed to operate at the maximum current limit of approximately $\pm 0.55$ A providing protection for the DVS and the load during the variable current latch delay period or in the event of failures in the current latch circuit. - 4-49 The comparators each monitor the voltage - drop across the current sampling resistor. Since the IR drop across the sampling resistance varies in proportion to the output current, both comparators effectively monitor the output current of the DVS. The use of two comparators allows sampling of output current flowing in either direction; with the negative gross current limit comparator monitoring negative output currents, and the positive comparator monitoring positive output currents. For normal source currents (below the $\pm 0.55A$ threshold) the comparators are biased below cutoff and do not influence amplifier operation. However, if the gross current limit threshold is exceeded, the appropriate comparator conducts sending a gross current limit signal to the coupling amplifier. This signal turns down the coupling amplifier, and hence the power amplifier, preventing the output current from exceeding the maximum current limit. For sink currents, the trip point is reduced. - 4-50 <u>Disconnect Interlock</u>. A disconnect interlock relay provides load protection by shorting the output of the DVS whenever the computer cable is disconnected or source power is interrupted. Under these conditions, the relay is deenergized (as shown on Figure 7-1) and contacts of the relay short the output terminals. The output is also shorted at turn-on (for approximately 0.2 seconds) and turn-off of the unit which protects the load from possible transients during these times. For normal operating conditions, the relay is energized removing the short between the output terminals and connecting the interlock signal 2 to the current latch and voltage processing circuits. - 4-51 Metering Circuits. The metering circuits provide continuous indications of output voltage and current on the front panel meters. The meters operate in conjunction with front panel range switches and appropriate resistive voltage dividers to permit voltage display in one of two ranges and current indications in one of three ranges. - 4-52 CURRENT LATCH AND VOLTAGE RANGE PROCESSING - 4-53 These circuits are located on the control board A6. They consist of input isolating circuits, storage, decoding, current sampling and current overload circuits. The circuits will be described functionally based on signal flow from input to output. - 4-54 <u>Input Data</u>. The current latch data input from the computer consists of a three bit binary code which is shown in Section III of this manual. This code establishes the point at which the DVS will current latch. The voltage range data input is a single binary bit which determines the voltage range, X1 or X10. 4-55 <u>Input Isolators</u>. Four input isolator circuits, identical to the voltage magnitude input isolators described above, are utilized. They provide the logic interface and dc isolation for the current latch and voltage range data signals from the computer. 4-56 Storage and Storage Disable. In store mode, the three bits of current latch data (TP74) are stored in flip-flops along with the one bit of voltage range data (TP76). These storage flip-flops are enabled by the storage gate and are identical to the ones used in the voltage processing storage circuit. If the storage disable switch in the voltage processing circuits is in the DISABLE position, these flip-flops as well as those in voltage processing are disabled and pass data directly through without storing it. The three current latch data output lines from storage (TP75) are applied to the current latch decoder and the voltage range storage output (TP73) to the range pulse generator. 4-57 <u>Current Latch Decoder</u>. The current latch decoder generates a reference voltage for each of the six current latch bit combinations. As just mentioned, the current latch bits are received from storage. The incoming bits are first converted to an analog reference current which is then used to develop the negative reference voltage. This voltage is fed directly to the negative current comparator and to the negative reference inverter which provides an equal amplitude, opposite polarity reference voltage to the positive current comparator. 4-58 Current Comparators. The positive and negative current comparators compare a sample of the output current (voltage drop across the current sampling resistance) with the negative or positive reference. If the IR drop across the sampling resistance equals, or exceeds, the reference voltage, an overload signal (TP17-Figure 4-3) is generated. The polarity of the output current determines which of the comparators is activated. The overload signal is fed both to the current overload circuits (isolator and overload flag generator) and the current latch circuit (variable delay). Once the unit switches to the current latch mode, the output current is reduced to under 10mA and the current overload signal at TP17 reverts to its normal state. 4-59 <u>Current Overload Circuits</u>. The current overload circuits comprise an isolator, output amplifier, and overload flag generator. The isolator, a photo isolator of the type used throughout the DVS, provides dc isolation between the computer and the DVS. The output amplifier interfaces the DVS overload circuits with the computer receiver circuits by providing an overload status signal (TP25) of the proper magnitude and Figure 4-3. Current Overload and Latch Circuits, Timing Diagram polarity. 4-60 The overload flag generator provides a $10\mu \rm sec$ wide flag enable output signal (TP33) at both the leading and trailing edges of the current overload signal at TP17. The first trip signal indicates the start of an overload while the second denotes that current latch has occurred. If the variable delay period is less than $10\mu \rm sec$ , note that the trip signals at TP33 will overlap and appear as one signal. Since the minimum latch delay is approximately $3\mu \text{sec}$ , the minimum trip signal width is $13\mu \text{sec}$ . The overload flag trip signals are OR'ed with the voltage range flag signal and then applied through a photo-isolator and an output amplifier to the voltage processing circuits. This signal (overload/range flag enable) is applied to an OR circuit in the voltage processing circuits which in turn generates the flag signal which is applied to the computer through another photo-isolator and an output amplifier/inverter circuit. 4-61 <u>Current Latch Circuits</u>. These circuits are composed of a variable delay, level detector, latching flip-flop, reset amplifier, isolator, and output amplifier. If a current overload condition persists for a certain preset delay period, these circuits generate a current latch signal. The current latch signal ultimately biases the power amplifier to cutoff, or near cutoff, limiting the output current to less than 10mA. A current latch indicator signal is also generated if a current latch condition occurs. 4-62 The variable delay circuit delays the fall time of the current overload input (TP17). The degree by which the leading edge of this signal is retarded, determines the current latch delay period. The variable delay circuit operates in conjunction with the CT terminals on the rear of the unit. As mentioned previously, the condition of these $C_{\mathrm{T}}$ terminals determines the current latch delay. With the CT terminals open, a natural delay period of from 3µsec to 10µsec results. If the user connects a capacitor across the CT terminals, the current latch delay period can be extended from 5µsec to 2msec at the rate of approximately $1\mu F$ per msec. The user can also disable the current latch circuits by shorting the CT terminals. This disables the variable delay circuit preventing the generation of the current latch signals to the power amplifier and computer. The user could employ this method during testing or troubleshooting when the unit is "off line", or in any case where programmable latching is not desired. 4-63 When the input at TP18 (Figure 4-3) becomes sufficiently positive the level detector (a Schmitt trigger) is activated. The positive going output (TP19) sets the latching flip-flop which, in turn, provides a current latch signal (TP21) to the power amplifier and a latch status signal (TP22) to the computer via an isolator and output amplifier. Similar to the other output circuits in the DVS, this amplifier issues a latch status output signal which is of the polarity and amplitude necessary to interface with the computer receiver circuits. 4-64 The latching flip-flop remains set until approximately $10\mu$ sec after the next gate input (TP1) is received from the computer. The leading edge of the 50µsec delayed signal (TP7) is amplified and used to reset the flip-flop. Notice that if the current overload still exists after the latch is reset, the entire current overload and current latch process is repeated and the unit will again revert to the current latch state. 4-65 Voltage Range. The voltage range circuits consist of a range pulse generator and a 2msec delay circuit. The voltage range, similar to the current latch, is established by the voltage range data bit from the computer. The range pulse generator provides two outputs; one for the range relays in the power amplifier and the other for the generation of a voltage range flag signal to the computer. If the input voltage range bit calls for the Xl range, the range pulse generator connects a [2] common to the power amplifier range relays to energize them. In the X10 range, the range relay lead is open and the relays are deenergized. The range pulse generator also provides a negative output pulse for each positive or negative transition of the voltage range input. The positive going output triggers a 2msec delay circuit which provides the voltage range flag signal. This signal is OR'ed with the overload flag signal and applied to the voltage processing circuits through a photoisolator and an output amplifier. The overload/ range flag enable output signal drives the flag OR circuit in the voltage processing circuits. An example of a voltage range flag is shown on Figure 3-5. The 2msec delay period allows time for operation of the range relays and for processing of the voltage range input bit. #### 4-66 DETAILED CIRCUIT ANALYSIS 4-67 VOLTAGE PROCESSING (See Figure 7-2, Sheet 1) 4-68 Input Isolator Circuits. The input isolator circuits (A1-A15) for the fifteen voltage data bits and for the sign bit (A17) are all identical. They employ light-emitting-diode/phototransistor isolators to eliminate dc paths between the computer and the DVS output. A biased attenuator network (R1, R2, and R3) makes it possible, by selecting appropriate values, to adapt to any of the three standard binary interface options, or, through resistor choice and/or resistor bias polarity, to adapt to other driver circuits as required, whether NPN or PNP. The logic convention of the source may either be positive true or negative true (See Figure 4-4). The voltage levels and circuit details for the inputs (and outputs) of instruments having any of the standard options are given in the appropriate Option Appendix in the back of this manual. Interface information for other instruments is given on the Instrument Modification Sheet included with the instrument. Figure 4-4. Input Voltage Divider Networks 4-69 When the input (TP10) is at its more positive level, Q1 is turned on and energizes the LED in photo-isolator assembly Z1. The photons emitted by the diode cause the phototransistor to conduct, turning on Q2 to apply a low to the data input (TP13) of the storage flip-flop for that data bit. CR1 and R5 form a low impedance load for the photo-transistor to minimize its switching time. A more negative level from the computer produces a high input to the flip-flop. Note that a signal level inversion occurs between the isolator input and output. 4-70 Storage. When a high level is present at the clock inputs of the storage circuits, the level present at the data inputs appears at the Q outputs and the complement of that data at the $\overline{\mathbb{Q}}$ outputs. Whatever data is present when the clock input becomes low is stored in the flip-flops and continues to appear at the outputs until the next high clock input occurs. In STORAGE DISABLE mode, the clock input remains high. The logic board has two sets of four sockets for these IC packages. One set is designated Z1 through Z4 and connects the inverting $(\overline{\mathbb{Q}})$ outputs. The other, Z9 through Z12, connects the non-inverting (O) outputs. The proper choice of sockets for these IC's depends on the interface requirements of the DVS and whether an inversion of the voltage magnitude bits is needed. The fifteen voltage magnitude outputs from storage to the D/A converter must be low for those bits that are true. The voltage sign output from storage must be low for a positive output voltage and high for a negative one. Since one inversion occurs at the input isolators, negative true voltage magnitude inputs from the computer require the use of the inverting Z1 through Z4 sockets and positive true inputs require the non-inverting Z9 through Z12 sockets to be used. The proper polarity of the sign bit is obtained by positioning jumper W1 in the B position for positive = HI inputs and the A position if the input is positive = LO. 4-71 Gate Input and Timing. In instruments equipped with one of the standard options, the gate input from the computer (TP1) is a negative going transition. A biased attenuator network (R1, R2, and R3) identical to those of the voltage and sign bit inputs adapts the gate input to the interface requirements of the driver circuit. Inverter Q2 provides the positive-going transition needed at the input (TP3) of one-shot multiwibrator Z3, which has a Schmitt trigger input sensitive to positive levels. For special modifications, an additional inverting stage that is normally jumpered out may be added ahead of Q2 to accommodate a positive-going input gate. The 3-microsecond duration of the negative pulse at the output of Z3 (TP4) is determined by the values of R7 and C5. The trailing edge of the negative 3-microsecond pulse triggers another one-shot multivibrator identical to the first except that its timing components, R8 and C6, cause it to produce an output pulse 50-microseconds long. Multivibrator Z4 produces a negative 50-microsecond pulse at its Q output (TP6) and a positive 50-microsecond pulses at its Q output (TP40). Both of these pulses start 3-microseconds after the start of the incoming gate. The negative output (TP6) drives the light-emitting diode of the gate pulse isolator circuit. This isolator circuit, similar to those used for the voltage magnitude inputs lines, produces a negative output pulse (TP7). This pulse is inverted by part of A2Z5 in order to obtain the positive-going transition (TP43) needed to drive another one-shot multivibrator (A2Z6). A2Z6 is identical A1Z3 and A1Z4 except that its timing components are chosen for a 2-microsecond output pulse (TP8). 4-72 If the storage disable switch is in the STORAGE position, this 2-microsecond positive pulse is applied to one of the inputs of the OR gate composed of Q1, Q2, and Q3. The output of the OR gate (TP9) is a positive 2-microsecond storage gate to the clock inputs of the voltage magnitude and sign flip-flops. This output is also inverted by another section of A2Z5 and sent to the current latch and voltage range processing circuits to control the storage flip-flops there. The other input of the OR gate is connected to an r-c differentiating network that produces a 20-millisecond pulse when the instrument is energized. This pulse assures that the A2 and A6 storage flip-flops are in the desired initial state. 4-73 If the storage disable switch is in the STORAGE DISABLE position, an input gate does not produce a storage gate. The pulse input to the OR gate is disconnected by the switch and Ql is saturated by the current through R6. The continuously high output from Q2 keeps all of the storage flip-flops enabled so that data inputs are reflected at the flip-flop outputs continuously. Placing the switch in STORAGE DISABLE also lights the STORAGE DISABLE lamp. 4-74 The other output of multivibrator AlZ4, the 50-microsecond positive pulse (TP40) mentioned above, is one of two input signals to an OR gate consisting of AlCR1 and A6CR20. The other input will be discussed under current latch and voltage range processing. The output of this OR gate (TP31) feeds the flag isolator; which is similar to the input isolators described above. In this instance, the isolator is not used to isolate the computer from the DVS output, since the input and output are both referenced to common 3 . Here it is used to make it possible to shift the dc level of the output stage so that it can interface with either an NPN or a PNP receiver circuit. 4-75 Following Q5 of the flag isolator are two optional amplifier/inverter stages, Q6 and Q7. The standard options either include an NPN Q6 stage as an inverter, if that option requires a ready = LO and busy = HI output, or else leave Q6 out if the reverse logic sense is required. Other instrument modifications may require an NPN or a PNP output of either logic sense. To provide an PNP output, jumpers W1, W2, and W3 are connected so that the entire output side of the isolator is connected between -12 volts and common 3 and PNP transistors are used for Q6 and Q7. Circuit details depend on interface requirements. Refer to the appropriate Option Appendix or the Instrument Modification Sheet for this unit. 4-76 <u>Digital-To-Analog Converter</u>. The digital-to-analog circuits consist of bit switches and ladder networks, a polarity offset switch and two reference voltage circuits. The D/A converter provides discrete output currents as determined by the voltage magnitude input bits from the storage flip-flops. 4-77 D/A Bit Switches and Ladder Networks. This circuit is composed of four similar sets of bit switches and resistive ladder networks (one per Bit). The switching circuits consist of transistors A3A2Q1-3 through A3A16Q1-3 while the analog ladder networks consist of resistors A3R50 through A3R96. Since all four networks are similar, only the network for the four most significant digits is described in the following paragraphs. 4-78 The bit switch network consists of a driver, Q1, and two low-saturation switching transistors, Q2 and Q3. With a voltage program input of +4 volts (001111101000000), the D/A Board switching circuits receive the complemented input of 12.3835 (110000010111111). The high inputs (the digits which have a value of binary 1; A16, A15, A9, etc.), at the base of Q1, are inverted and, through steering diode CR1, cause Q2 to turn on placing a +16.384V on the input line to the ladder network. The low inputs (the digits which have a value of binary 0; A14, A13, A12, etc.), at the base of Q1, are inverted and, through steering diode CR2, cause Q3 to turn on placing 0V (ground) on the input line to the ladder network. 4-79 In the simplified schematic of Figure 4-5, the switching transistors are represented by mechanical switches connecting each of the four rungs in the analog ladder network to either 16.384V or ground ( $\boxed{2}$ ). Again, the switch positions represent the binary input of 1100, the four most significant bits of the inverted input of 4 volts. Figure 4-5. Ladder Network, Simplified Schematic Figure 4-6. Ladder Network, Thevenin Equivalents 4-80 Figure 4-6A shows the voltages at the input of each rung. To determine the current flowing into the summing point ( (X) ) from the ladder network. a Thevenin Equivalent can be constructed for each rung. If the circuit is broken above TP59, the open circuit voltage at TP59 is OV and the impedance looking into TP59 is 20K in parallel with 20K or 10K. Thus, the Thevenin Equivalent is OV (ground) in series with 10K, as shown in Figure 4-6B. Breaking the circuit at TP58 and replacing this portion by its Thevenin Equivalent, we have the circuit shown in Figure 4-6C. Now, breaking the circuit at TP57 and solving for the voltage at this point (16.384 x $\frac{20K}{40K}$ 8.192V), we are left with the circuit shown in Figure 4-6D. This figure shows that the current flowing into the summing point (TP56) is 1.2288mA. 4-81 The currents flowing into the summing point from the other three ladder networks may be solved in the same manner and the results will be 0.0064-milliamperes, 0.0028mA and 0.00035mA. Summing all four currents together yields a final result of 1.23835mA total flowing into TP56 from the ladder network. As described previously, the +1.23835mA output of the ladder network is summed with -1.6384mA from the polarity switch yielding a net input to the power amplifier of -0.40005mA. A continuous offset current of $+0.05\mu\text{A}$ at the operational amplifier input yields an effective power amplifier input of -0.4000mA. The power amplifier amplifies this current to produce a +4V DVS output voltage. 4-82 Potentiometers A3R52 through A3R59 are adjusted to compensate for the conducting resistances of Q2-Q3 and resistance tolerances within the network. With these controls properly adjusted, the total series resistances in each rung are 20Ka as shown in Figures 4-5 and 4-6. Notice that the output current of each of the four ladder networks are weighted in powers of 16. Thus, resistor A3R92 divides the output current of that rung by 16, resistors A3R93, R94 divide the next rung output current by 256 and resistors A3R95, R96 divide the output current of the remaining rung by 4096. 4-83 Polarity Offset Switch Circuit. This circuit consists of amplifier A3Q13 and switch A3Q14. A constant reference of-16.384V is supplied to the emitter of switch Q14. With a negative sign input A3Q13 receives a high level input signal and switch A3Q14 does not conduct. With positive input sign, however, Q13 receives a low input causing Q14 to saturate. A path for the offset current of 1.6384mA is now completed to the summing point. Potentiometer A3R100 provides a means of adjusting the offset current. 4-84 D/A Converter, +16.384 Volt Reference Circuit. This circuit provides a regulated output voltage of + 16.384Vdc. To maintain the output voltage constant, a series regulating feedback loop is employed. A reference comparator circuit, AR-Z1, compares a portion of the output voltage (across divider R34, R36, and AR-R3) with an internal zener diode reference voltage. If a difference exists, the comparator sends an error signal to series regulator Q31 via driver Q32. This error signal is of the phase and amplitude necessary to counteract the original difference. Transistor Q30 provides a constant biasing current to Q32 and AR-Z1. Potentiometer R36 can be adjusted to alter the voltage divider resistance and thus, the +16.384V output. Output capacitor C30 stabilizes the feedback loop. 4-85 D/A Converter, -16.384 Volt Reference Circuit. This regulator circuit is similar to the +16.384V reference supply except that the -16.384V reference supply utilizes the regulated +16.384V as one of its dc inputs in a kind of "Auto-Tracking" configuration. With this technique, any change in the +16.384V output causes an equal percentage change in the -16.384V output thereby minimizing inaccuracies in the D/A converter due to drift or other disturbances. 4-86 The -16.384V reference supply contains a series regulating feedback loop composed of: comparison amplifier Q11, error amplifiers Q12 and Q15, and series regulator Q10. Incipient changes in the -16.384V output are detected by Q11B, amplified by Q12 and Q15 and applied to the series regulator. Feedback loop stability is maintained by output capacitor C13 and feedback network C12, R21. 4-87 + 21.5 Volt Regulator. A regulated +21.5 volts is obtained from series regulator A3Q40 and zener diode VR40 which keeps the base voltage of Q40 at a constant level. 4-88 CURRENT LATCH AND VOLTAGE RANGE PROCESSING (See Figure 7-2, Sheet 2) 4-89 Input Isolator Circuits. The four input isolators (A6A1 through A6A4) for the latch bits (range, 50mA, and 30mA) and the voltage range bit are identical to those used in voltage processing (refer to paragraph 4-68). The current latch range (X1 or X10) input bit (L24) is at a positive level for the X1 range and a more negative level for the X10 range. The 30mA and 50mA bits (L22 and L23) of current latch data must be in LO = true, negative logic form. For example, when the 30mA input (L22) is LO (more negative level), the 30mA bit is present, and when the 30mA input is HI (more positive level), the 30mA bit is absent. The voltage range input bit is at a more negative level for the X1 range and a positive level for the X10 range. The input isolators invert these input levels. 4-90 Storage. The current latch and voltage range storage flip-flops (A6Z2) are identical to those used on board A2 in voltage processing. When a high storage gate level is present at the clock inputs to the storage flip-flops, the levels present at the data inputs appear at the Q outputs and the complement of that data at the $\overline{Q}$ outputs. Whatever data is present when the storage gate (clock) input becomes low is stored in the flip-flops and continues to appear until the next high clock input occurs. In the storage disable mode, the clock input remains high, and the flip-flops pass the data bits directly through to the current latch decoder and range pulse generator without storing them. 4-91 Storage Gate. The storage gate circuit develops the clock signals for the storage flip-flops. The storage gate signal is received from the logic board in the voltage processing circuits and is applied to the base of Q4 through speed up network (C1 and R62). Q4 and R63 comprise a level setting circuit to provide the proper interface with the logic board. Note that the emitter of Q4 is returned to 4 (-26V) while the emitters of Q5 and Q6 are connected to 2. The storage gate signal is inverted by Q5 and again by Q6 to provide the proper clock level to the storage flip-flops. 4-92 <u>Current Latch Decoder</u>. This circuit converts the three coded current latch bits to an analog output current. Eight possible analog output currents can be obtained; one for each of the eight current latch bit combinations. The output current of the current latch decoder appears at a current summing junction (collectors of A6Q11, Q12, and Q13) and is determined by the conduction of these transistors. The resultant current at the junction flows through A6R30 and A6R37 to develop negative and positive reference voltages, respectively, for the comparators. 4-93 Current latch range is determined by the range bit which turns on A6Q1 in the X1 range and turns off A6Q1 in the X10 range. With Q1 on, (X1 range) a path is completed for the voltage divider network (R8-R13) in its collector circuit. Bias voltages which are less positive now permit transistors Q8, Q9 and Q10 to conduct effectively shorting out resistors R16, R17, and R18, respectively, in the base circuits of Q11, Q12, and Q13. This action insures that the conduction of Q11 is decreased by a factor of 10. If transistors Q12 and/or Q13 are conducting, their conduction is likewise 10x less than that of the X10 current latch range. 4-94 Transistor Q11 is biased in its active region and always conducts one of two fixed amounts of reference current to the summing junction. As just described, the two fixed currents vary by a factor of 10 and depend on the status of the current latch range bit. 4-95 Transistors Q12 and Q13 may, or may not, be conducting depending on the status of the 50mA and 30mA current latch input bits. If transistor Q2 is conducting, Q14 is cut off and Q12 (50mA stage) does not conduct. Under these conditions, no reference current is supplied to the summing junction by Q12. Conversely, when Q2 is cut off, Q12 is allowed to conduct one of two fixed amounts of current as determined by the current latch range bit. Transistor Q13 (30mA stage) is controlled in a similar manner by the 30mA bit and the range bit. 4-96 To better illustrate the action of this circuit, assume that the programmed current latch is $20\,\text{mA}$ (the three current latch data inputs are all HI). In this case, transistors Q12 and Q13 are not conducting because of high level inputs to Q2 and Q3. Transistors Q1 and Q8 are conducting thus limiting the conduction of Q11 to its X1 range value. If a $200\,\text{mA}$ current latch is programmed (same as above except current latch range data input is LO), transistors Q12 and Q13 are cut off, as before, but range transistor Q1 is not conducting. This cuts off Q8 and the conduction of Q11 is increased to its X10 value. 4-97 Negative and Positive Current Comparators. The current comparators compare the voltage drop across current sampling resistor A5R5 (proportional to the output current) with the voltage drop across A6R30 or A6R37 (proportional to the current latch value). If the output current equals or exceeds the current latch reference value, one of the Z4 comparators (positive or negative) generates a negative going current overload signal to turn on the appropriate OR gate diode (CR1 or CR2). The polarity of the output current determines which of the comparators is activated. The positive current comparator (Z4. R32, R34, R43) is activated for positive output currents to monitor the difference between the output and latch reference current. The current sampling signal (J6-N) is one input to the positive current comparator and the positive reference signal is the other input. The positive reference signal is developed by the negative reference inverter (Z3 and Q23). For excessive positive output currents, the positive current comparator generates a negative going output signal causing CR2 to conduct. The negative current comparator (Z4, R31, R33, R39) is activated for negative output currents to monitor the difference between the output and latch reference currents. The current sampling signal is one input to the negative current comparator and the negative reference signal is the other input. For excessive negative output currents, the negative current comparator generates a negative going signal causing CR1 to conduct. With CR1 or CR2 conducting, an overload signal is passed to the current latch and current overload circuits. 4-98 Current Latch Circuits. If a current overload signal is generated, these circuits generate a current latch signal which turns off the power amplifier. The latch output signal is not generated until after variable delay period has elapsed. The delay ranges from approximately 3µsec to 2msec. Variable delay stage, Q16, receives the overload signal and, if the CT terminals are open, passes the inverted signal on to Q17 with a minimal delay (less than $1\mu$ sec). Under these conditions, the latch delay period is dependent solely on the natural circuit delays of the level detector, latching flip-flop, current latch switch, and the power amplifier (see Sheet 3). The time required to initiate turn-off at the power amplifier with the $C_{\mathrm{T}}$ terminals open is approximately 3 to $10\mu\text{sec.}$ $4\text{-}99\,$ For greater latch delays, a capacitor can be connected across the $C_T$ terminals. When Q16 is cut off by the negative going overload signal, the positive going slope on its collector is now determined by the time taken by capacitor $C_T$ to charge through R42. Hence, increasing the value of $C_T$ increases the latch delay period. 4--100 Shorting the CT terminals places the collector of Q16 at $\fbox{2}$ potential preventing Q17 from conducting. This prevents the unit from operating in the current latch mode. Note that if the unit is already in the current latch mode shorting the $C_T$ terminals will not transfer it out of current latch. 4-101 Level Detector. Transistors Q17 and Q18 form a Schmitt trigger circuit which switches state when the positive going input signal reaches the threshold level. Transistor Q17 conducts when the threshold is reached biasing Q18 below cutoff. The positive going rise on the collector of Q18 is then coupled through limiting diode CR9 to set the latching flip-flop. When current latch commences. the Schmitt trigger input goes negative cutting off Q17 and returning the circuit to its original stage. The latching flip-flop remains in the set state, however, because diode CR9 blocks the negative going excursion of the collector of Q18. 4-102 Latching Flip-Flop. Transistors Q19 and Q20 are connected in a bi-stable multivibrator configuration. When the DVS is not in a current latch condition, the flip-flop is in the reset state with Q19 off and Q20 on. Reset is initiated by a short duration negative pulse applied to the base of Q20 by reset amplifier Q24. The reset pulse is generated 3µsec after the application of a gate input from the computer. The leading edge of the $50\mu \text{sec}$ wide input from input board A1 cuts off Q22. The output of Q22 is differentiated by A6C4 and A6R52 and the positive going spike that occurs at the leading edge of the input is inverted by Q24 and then used to turn on Q20. 4-103 A current latch condition is initiated by a positive going transition applied to the base of Q20 from the collector of Q18. This sets the flip-flop by turning Q20 off causing Q19 to turn on. The flip-flop remains in the set state until a gate pulse is received from the computer and a reset pulse is generated by Q24. 4-104 The latching flip-flop is also set when the shorting relay (A4K1) is deenergized (Figure 7-2, Sheet 3). This ensures that the power amplifier is turned off when the output terminals are shorted by contacts of relay A4K1. 4-105 Buffer and Current Latch Status Circuits. The buffer amplifier (A6Q21) inverts the negative going latch signal from Q20 and applies it to the power amplifier (Figure 7-2, Sheet 3) and to the latch status isolator/output amplifier (A6A5). The isolator (A6A5Z1, Q1, Q2) is similar to the input isolators previously described. The latch status isolator provides a LO output to indicate latched status and a HI output for normal condition. The output amplifier stages A6A5Q3 and A6A5Q4 that follow A6A5Q2 provide sufficient current drive and proper signal inversion to interface with the computer. Circuit details depend on interface requirements. Refer to the appropriate Option Appendix or the Instrument Modification Sheet for this unit. 4-106 Current Overload Circuits. The current overload circuits consist of an overload flag generator, isolator, output inverter, and a overload status isolator/output amplifier circuit. If the current latch value is exceeded, the negative going overload signal at TP17 is applied to the overload flag generator and to the overload status isolator and output amplifier circuit. 4-107 Overload Flag Generator. The overload flag generator consists of two emitter coupled amplifier stages A6Q29 and A6Q30. The collector stage of each amplifier contains a differentiating network (C13, R95 and C14, R94) and a limiting diode (CR14 and CR15). The limiting diodes conduct only the positive excursion of the differentiated waveform from the respective collector. These diodes also serve as part of the flag enable OR gate along with A6CR16 which receives the voltage range flag. The first output pulse from the overload flag generator is obtained from the collector of Q29. It is initiated by the negative going overload signal (begin current overload) which turns off Q29 turns Q30 on. This causes a negative voltage change at the collector of Q30 and a positive change at the collector of Q29. The positive portion of the differentiated Q29 output is conducted by CR14 while the nagative portion of this waveform and the output of Q30 are blocked. The component values of the differentiating network determine the $10\mu\text{sec}$ width of the conducted pulse. The trailing edge (begin current latch) of the overload signal turns Q29 on and Q30 off resulting in a second 10µsec pulse at TP33 through CR15. This pulse is obtained from the collector of Q30 and is a replica of the first overload pulse. 4-108 Figure 4-7 illustrates the output pulses obtained from the flag generator (TP33) for a current latch delay of 20 $\mu$ sec. Because the output pulses from the flag generator have a fixed width of $10\mu$ sec, the output waveforms at TP33 will merge if the current latch delay is less than approximately $10\mu$ sec. For example, if the current latch is $10\mu$ sec, the waveform at TP33 consists of a single pulse having a width of approximately $20\mu$ sec. 4-109 Overload/Range Flag Isolator and Inverter. The positive (high) output from the OR gate (TP33) Figure 4-7. Overload Flag Generator Output With $20\mu sec$ Latch Delay is applied to the overload/range flag isolator and inverter circuit. The photo-isolator circuit (A6Q31, Z5, Q32) is identical to those previously described. The low output at the collector of Q32 is applied to the base of inverter Q33 to produce a high at the collector of Q33 which is conducted through A6CR20. Diode A6CR20 along with diode A1CR1 comprise on OR gate input to the flag isolator and output amplifier/inverter circuit (Figure 7-2, sheet 1). 4-110 Overload Status Isolator and Output Amplifier. The overload status isolator and output amplifier (A6A6) is similar to the latch status isolator and output amplifier (A6A5), described in paragraph 4-105. For a latch condition, the input to A6A5 is positive causing A6A5Q2 to conduct. For an overload condition, the input to A6A6 is negative causing A6A6Q2 to cutoff. Inverter A6A6Q3 provides a LO output to indicate an overload status. Stage A6A6Q4 is omitted for the standard options. 4-111 Voltage Range Circuits. The voltage range circuits energize or deenergize the voltage range relays in the power amplifier and also provide a 2msec wide flag output to the computer whenever the voltage range is changed. For the X10 range, the range input bit is a positive level causing the range storage flip-flop to provide a negative input to the base of Q25 (range pulse generator). This holds Q25 off, opening the collector lead which is connected to the range relay coils (Sheet 3) via A5J6, pin D. Hence, in the X10 range the relays are deenergized. 4-112 For the Xl range, the range input bit is a negative level causing the range storage flip-flop to provide a positive input causing Q25 to conduct coupling 2 common to the range relay coils to energize them. Differentiating networks and limiting diodes (C8, R74, CR12 and C9, R75, CR13) in the base and collector circuits of Q25 couple positive going transitions to the base of Q26 in the 2msec delay circuit whenever a change in range occurs. 4-113 The 2msec delay circuit is composed of transistors Q26 and Q28, connected in a type of one-shot multivibrator configuration, and transistor Q27 which provides current gain between the one-shot stages. In the stable state, transistors Q28 and Q27 are conducting and Q26 is held off due to the voltage drop across common emitter resistor, R81. Coupling capacitor C11 charges up to nearly + 15V through conducting transistor Q27. When a range change occurs, a positive going transition is received from the range pulse generator. The multivibrator now is driven into its unstable state with Q26 on and Q27, Q28 off. It remains in the unstable state for approximately 2msec until Cl1 discharges (through R82 and R83) sufficiently to allow the conduction of Q28. The range flag enable output is coupled to the flag output circuit (Sheet 1) via OR gate diode A6CR16. 4-114 POWER AMPLIFIER (See Figure 7-2, Sheet 3) 4-115 Feedback Differential Amplifier. This circuit consists of three differential amplifier stages followed by a single-ended stage. The first two stages (A7Q1 and A7Q2) each consist of two silicon transistors housed in a single package. The transistors have matched characteristics to minimize differential voltages due to mismatching or thermal drift. 4-116 Diodes A7CR3 and A7CR4 protect the input stage, Q1A, from being overdriven by excessive inputs from the D/A Converter and/or the external analog input. Voltage divider A7R1, R2, and R3, connected to the base of the input stage, provides a zero reference bias with no applied input signal. The voltage magnitude input from the D/A converter is summed with the external analog input and the resultant analog current applied to the base of the differential amplifier input stage. The collector circuits of each of the first three differential amplifiers contain RC networks (C1, R6-C2, R16-C4, R25) which help prevent amplifier oscillations. Potentiometer A7R9, in the base circuit of Q1B, can be adjusted to compensate for slight differences between the two base voltages of the input stage, thus zeroing the output voltage. 4-117 The output of the feedback differential amplifier is taken from the collector of A7Q5 and applied to the coupling amplifier, A7Q6. Negative feedback is employed, from the collector of Q5 to the base of Q1A, for equalization purposes. Zener diode VR7 improves the response time of the feedback amplifier by its clamping action at the collector of Q5. 4-118 Range relay A7K2 switches in the proper value equalizing network for each range; C22 and R88 in the X10 range, or these components in parallel with C23 and R89 in the X1 range. Relay A1K1 changes the range by changing the overall feedback resistance by a factor of 10. The overall feedback line, from the high sensing terminal to the base of Q1A, contains resistors R85, R86, and R87 in the X10 range, In the X1 range, the relay is energized thus shorting out R85 and R86. 4-119 The normal output voltage swing at the collector of Q5 is between +1 volt and -6 volts. These two extremes represent output voltages + 100V and -100V, respectively. Q5 provides an output of approximately -3V when the output voltage is zero. 4-120 <u>Coupling Amplifier</u>. Inverter Q6 serves as a "level changing" transistor, coupling the relatively small negative output level of Q5 to the 155 volt level used in the power amplifier. The gain of the coupling amplifier is small, only slightly greater than one. If the gross current limit is exceeded, the coupling amplifier receives a turn-down signal from Q23 (if positive output voltage gross current limit is exceeded) or Q20 (if negative output voltage gross current limit is exceeded). The operation of the positive and negative gross current limit circuits is described in subsequent paragraphs. 4-121 Power Amplifier. The power amplifier consists of three push-pull stages which are of complementary symmetry design. The input stage Q10 and Q12, is driven by a single-ended stage, Q7. For positive output currents the positive section of the amplifier (transistors Q10, Q11, Q1, Q2, Q5, Q30, Q31, Q14, and Q15) is conducting while the negative section (transistors Q12, Q13, Q3, Q4, Q6, Q32, Q33, Q16, and Q17) is cutoff. The reverse is true for negative output currents. At zero output current, both halves of the power amplifier are conducting slightly with diodes CR17, CR18, and CR22, providing the voltage drop necessary to forward bias Q10 and Q12 simultaneously. This eliminates "dead spots" when the unit is programmed away from zero. 4-122 Transistor Q7 is a voltage amplifier, having a gain of approximately 40, while the three emitter- coupled push-pull stages provide most of the total current gain of the power amplifier. Hence, the voltage at the bases of the push-pull input stage (Q10 and Q12) is essentially equal to the output voltage of the unit. Q7, together with VR10, R36, CR16-CR18, CR21, CR22, R38, R91 and VR11 form a voltage divider network in the base circuit of the input stage. The conduction of Q7 controls the current flowing through the voltage divider and, thus, the bias at the bases of the input transistors. Zener diodes VR3, VR4, VR8, and VR9, connected to the bases of Q10 and Q12, prevent the output voltage from exceeding approximately ±110 volts. Diode CR19 protects Q10 and Q12 from the effects of possible reverse voltages. 4-123 Under current latch conditions, transistors Q10 and Q12 are biased below cutoff due to the conduction of Q8 and Q9, part of the current latch switch circuit. The conduction of these transistors effectively shorts the bases of Q10 and Q12 to the high output terminal, reducing the bias current to zero. The current latch switch and isolator circuits are described in succeeding paragraphs. 4-124 The second push-pull stage (Q11 and Q13) on the A7 amplifier board drives the power output transistors (Q1 through Q6) which are mounted on the rear heat sink. These transistors are connected in series between the +140V and -140V supplies. The conduction of Q2 or Q3 is controlled directly by the output of Q11 or Q13; depending on which half of the amplifier is active at the time. The conduction of the other series transistors (Q1 and Q5 or Q4 and Q6) is controlled by the positive or negative bias transistors (Q14, Q15, Q30, and Q31; or Q16, Q17, Q32, and Q33). 4-125 The function of the bias networks is to divide the voltage drop (and thus the power dissipation) among the three series connected power transistors in the active branch. This is accomplished by sensing the programmed output voltage level and using it to develop two additional voltages; one representing the output voltage plus 2/3 of the difference between 140 volts and the output voltage, and the other representing approximately 1/3 of the same value. For the positive bias network, R116 and R115 develop the 2/3 voltage function while R118 and R117 develop the 1/3 voltage function. (R126 through R129 perform the same function for the negative bias network.) The 2/3 voltage level at the junction of R116 and R115 is power amplified by compound emitter followers Q30 and Q31 and appears at approximately the same 2/3voltage level at the emitter of power transistor Q5. The 1/3 voltage level is similarly amplified by Q14 and Q15 and appears at the emitter of Q1. From this it can be seen that 1/3 of the voltage drop between 140 volts and the programmed voltage level appears across each of the three series connected power transistors. The negative bias network operates in a similar manner. 4-126 The remaining components of the bias networks improve general circuit operation. Diodes CR37 through CR40 protect the base-emitter junctions of the input bias transistors from becoming excessively reverse biased; resistors R104, R105, R106, R108, R109, R111, R112, R113, R119, R121, R122, and R130 offset undesirable leakage currents; and capacitors C13, C14, C15, and C17 permit the circuit to respond to rapid changes in programmed output voltage. 4-127 Gross Current Limit Comparators. The positive and negative current limit comparators protect the output transistors of the power amplifier by limiting the maximum output current to a safe level for both source and sink conditions. The output current for normal source conditions is limited to a fixed maximum of 0.55A; for sink conditions the maximum current is a linear variable ranging from 0.25A at 100V (at HI output terminal) to 0.55A at 0V. Because the two current limiters are so similar only one, the positive limiter, is described in detail. 4-128 When the output current is within specified limits, transistor Q21 is biased on, Q22 and Q23 are cutoff, and diode CR23 is reverse biased. Under these conditions the limiter has no effect on the output current. Zener diode VR12 together with resistors R46 and R47 form a bias network that holds the base voltage of Q22 slightly more positive than the base voltage of Q21, and thus establishes a positive current limit switching level. If the output current starts to exceed the source current limit of 0.55A, the voltage drop across sampling resistor A5R5 increases and produces a voltage level at the base of Q21 equal to the base voltage of Q22. With zero differential voltage between Q21 and Q22, Q22 comes out of cutoff switching on Q23 and forward biasing CR23. The negative voltage coupled through CR23 clamps the power amplifier output current to a maximum of 0.55A. Backto-back diodes CR28 and CR29 protect the baseemitter junction of Q22 from voltage transients caused by surge currents through A5R5. 4-129 During sinking conditions the normally positive output voltage becomes negative. This negative voltage is fed back through diodes CR30 and CR31, and influences the positive current limit switching level at the base of Q22. As the output voltage becomes increasingly negative, the positive current limit switching level decreases so that Q22 will switch on and initiate current limiting at an output current level less than 0.55A. 4-130 Current Latch Isolator and Switch. These two circuits operate in conjunction with the current latch circuits on the A6 Control Board. The current latch isolator circuit consists of switching transistor A7Q25 and tuned-collector oscillator A7Q24. A positive going transition at the current latch input at the base of A7Q25 causes it to conduct. The resultant output at its collector, is fed to the emitter of A7Q24 via swamping resistor A7R70. This allows A7Q24 to conduct through the 10MHz tank circuit (T1 primary winding and capacitor C20) in its collector circuit. Voltage divider resistors R68 and R69 establish the base bias. Regeneration for sustained oscillation is coupled from the collector winding of Tl to the base winding. Each end of the T1 output winding contains a rectifierfilter network in order to drive the push-pull current latch switch, A7Q8 and A7Q9. Rectifiers CR7 and CR8 conduct on the positive half cycles; rectifier diodes CR11 and CR12 conduct on the negative half cycles. Under latch conditions, both; Q8 and Q9 conduct to zero bias the power amplifier push-pull input stage (A7Q10 and A7Q12). 4-131 Disconnect Interlock. Relay A4K1 and driver transistor A4Q1 protect the load by shorting the output terminals of the DVS under certain conditions. The output terminals are shorted when K1 is deenergized. This occurs if the ③ common input from the computer is removed or the -12V DELAYED is not present. When the unit is first turned on, K1 is also deenergized because the -12V bias input is delayed for approximately 0.2 seconds after turn-on. Notice that the current latch circuits are activated at this time and, thus, must be reset with a gate input before the unit can be restored to normal operation. The output is also shorted at turn off of the unit because the -12V bias input collapses rapidly causing K1 to deenergize. 4-132 POWER DISTRIBUTION (See Figure 7-2, Sheet 4) 4-133 The $\pm 12$ V, $\pm 26$ V, $\pm 140$ V, and $\pm 155$ V bias and supply voltages are obtained from power supply board A4. The +5V is obtained from chassis mounted +5 volt regulator Z1. Note that the +5V supply is referenced to $\boxed{4}$ which is at -26V with respect to $\boxed{2}$ , the common potential for the $\pm 26$ V supply. The $\pm 12$ V supply is referenced to $\boxed{3}$ which is connected to the computer ground. The $\pm 12$ V, $\pm 26$ V $\pm 140$ V, and $\pm 155$ V supplies are simple networks containing rectifier diodes, filter capacitors, and bleeder resistors. 4-134 Amplifier board A7 contains two regulator circuits for deriving $\pm 15 \,\mathrm{V}$ outputs from the $\pm 26 \,\mathrm{V}$ inputs. Each circuit is composed of a series regulator (Q26 or Q28) and an input comparator stage (Q27 or Q29). The input stage compares a portion of the output voltage with a fixed reference voltage (across VR5 or VR6). If a difference exists, it generates an error voltage which is of the correct amplitude to counteract this difference. 4-135 Boards A1, A2, A3, and A6 contain filter capacitors for various supply voltages. In addition, board A1 contains zener diodes and resistors to develop + 5V referenced to $\boxed{3}$ and board A6 contains a series regulator A6Q34, resistors, and a zener diode to provide + 4.99V referenced to $\boxed{2}$ . Series regulator A6Q34 also provides a + 14.5V output referenced to $\boxed{2}$ . ## SECTION V MAINTENANCE #### 5-1 INTRODUCTION 5-2 Upon receipt of the power supply, the performance test (Paragraph 5-6) should be made. This check is suitable for incoming inspection. If a fault is detected in the power supply while making the performance check or during normal operation, proceed to the troubleshooting procedures (Paragraph 5-37). After troubleshooting and repair, perform any necessary adjustments and calibrations (Paragraph 5-69). Before returning the power supply to normal operation, repeat the performance test to ensure that the fault has been properly corrected and that no other faults exist. Before performing any maintenance checks, turn on the power supply and allow a 30-minute warm-up. #### 5-3 TEST EQUIPMENT REQUIRED 5-4 Table 5-1 lists the test equipment required to perform the various procedures described in this section. #### NOTE In certain maintenance procedures (including troubleshooting), DVS plug-in boards are required to be mounted on the Extender Board (supplied with the DVS). The extender board includes an epoxy plate that is positioned with screws on either side of the extender board printed circuit board to interface with the particular plug-in board being extended. The following extender board screw positions (for the epoxy board) are to be used for extending the associated plug-in board: | | Extender<br>Board<br>Position | Associated<br>Plug-In Board | |--------|-------------------------------|-----------------------------| | Side A | A | D/A (A3) | | | В | Logic (A2) | | | C | Input (A1) | | | D | Control (A6) and | | | | Power Amplifier (A7) | | Side B | Ē | Not Used | | | F | Not Used | | | G | Not Used | | | H | Not Used | Note further that when a board is extended, the front panel cover should be completely removed to avoid any possibility of inadvertently touching the plug-in board to the front panel cover. 5-5 To conveniently program the DVS, the Hewlett-Packard Pocket Programmer Model 14533B is recommended. A three-foot 50-conductor extension cable (Model 14534A) is available for convenience in attaching the Pocket Programmer to the rear panel data input connector. If the Pocket Programmer is to be used, read the operating instructions in the Programmer manual before proceeding. #### **5-6 PERFORMANCE TEST** 5-7 The following tests can be used as an incoming inspection check and appropriate portions of the test can be repeated either to check the operation of the instrument after repairs or for periodic maintenance tests. The tests are performed using a nominal 115-volt 60-Hz single-phase input supply to the unit. If the correct result is not obtained for a particular check, do not adjust any controls; proceed to the troubleshooting procedures. #### 5-8 PRE-OPERATION CHECKOUT 5-9 This procedure checks the basic operation of the DVS to assure that all programming functions are operating satisfactorily. #### INITIAL CONDITIONS - 1. Check that the rear terminal strip is connected as shown in Figure 3-1. HI should be strapped to HIS (high sense) and LO to LOS (low sense). - 2. Connect a digital voltmeter in parallel with a $200n \pm 1\%$ 50 watt resistor across the HI and LO terminals on the rear of the DVS. - 3. Connect the Pocket Programmer to the data input connector and set its switches as follows: - a. Set the INPUT LEVEL REF switch to DATA COM. - b. Set the MP/DCPS switch to DCPS. - c. Set the SOURCE SELECT switch to EXT. (The above three switches remain in these positions Table 5-1. Test Equipment Required | TYPE | REQUIRED<br>CHARACTERISTICS | USE | RECOM MENDED<br>MODEL | |------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------| | Diff. or Dig.<br>Voltmeter | Sensitivity: 100µV full scale (min.). Accuracy: 0.004% | Measure do voltages; cali-<br>bration procedures | HP 3462, 3490, or 3420 | | Variable<br>Voltage<br>Transformer | Current Rating: 2A. Range:<br>90-130Vac. Equipped with<br>voltmeter accurate within 1V. | Vary ac input | | | Oscilloscope | Differential input; dc to<br>50MHz | Display transient response waveforms and p-p noise | HP 180A plus 1801A,<br>1806A, and 1821A<br>Plug-ins | | DC Voltmeter | Accuracy: 1%, Input resistance: 20,000 ohms/volt (min.). | Measure dc voltages | HP 412A | | Repetitive<br>Load Switch | Rate: $60400\text{Hz}$ , $2\mu\text{sec}$ rise and fall time. | Measure transient response | See Figure 5-5. | | Resistive<br>Loads | 200n, 50W ±5%<br>35n, 17W ±5% | Power supply load resistors | | | Resistor | Value: 200 $\alpha$ , $\pm 1\%$ , 50 watts. | Check current latch performance | | | Function<br>Generator | 0.0005Hz - 5MHz | Measure programming time | НР 3310А∕В | | DC Power<br>Supply | 0-25Vdc, 0-400mA | Provide input to ANLG IN terminals on DVS. | HP 6215A | | Rms Volt-<br>meter | 10Hz~10MHz | Measure rms ripple and noise | · НР 3400A | | Programming<br>Device | | Supply digital program inputs | HP Pocket Program-<br>mer 1433B | throughout all of the following procedures.) - d. Set the RANGE switch to X10. - e. Set the data and sign bit switches for an output of $+\,0.00$ volts. The proper coding for Pocket Programmer data and sign bit switches depends on the instrument being programmed. The voltage magnitude switches might either be up (open circuit) or down (grounded) to program zeros. Similarly, the OUTPUT SIGN switch might be up or down to program a positive output. Refer to the appropriate Option Appendix or the Instrument Modification Sheet supplied with the instrument being programmed for digital input coding information.) - f. Set the I LIMIT switches for a 500mA current limit. - 4. Open the front access door and put the STORAGE DISABLE switch on the A2 board in the STORAGE DISABLE position. - 5. Connect the line cord and switch the LINE switch to ON. The STORAGE DISABLE light will come on and the front panel meters will both indicate zero. (Select the 20V and .06A meter ranges.) #### CURRENT LATCH RESET AND DISCONNECT INTER-LOCK CHECK 6. On the Pocket Programmer, switch on the 8192 bit. Observe that the digital voltmeter indi- cates approximately 0.3 volts (not +81.92V) and the DVS CURRENT meter reads less than 10mA. The error is because the over current latch circuit activated when the DVS was turned-on. #### NOTE Whenever the DVS is turned on the Gate switch must be toggled to reset the over-current latch circuit. - 7. Press the Pocket Programmer GATE switch. The digital voltmeter should indicate +81.92V and the DVS CURRENT meter 410mA (.6A scale). - 8. Disconnect the Pocket Programmer data input cable. The meters will indicate OV and less than 10mA. The instrument is in the disconnect interlock and overcurrent latch status mode. - 9. Reconnect the data input cable. The meters will indicate OV and less than 10mA. The instrument is still in the overcurrent status. - 10. Press the Pocket Programmer GATE switch. The meters will indicate +81.92V and 410mA again. #### VOLTAGE RANGE CHECK 11. Set the RANGE switch on the Pocket Programmer to X1. The digital voltmeter should read +8.192V. #### VOLTAGE MAGNITUDE CHECK - 12. On the Programmer, turn on all of the voltage magnitude bits. The digital voltmeter reading will be $+16.3835V \pm 0.001V$ . - 13. Turn off all of the voltage magnitude bits. The voltage reading will be 0 volts $\pm 0,001$ volts. - 14. Turn on each voltage magnitude bit 0.5 through 8192, individually, and check the digital voltmeter readings in the following chart (all readings $\pm 1$ mV). #### NOTE Turn each bit off after making check. | SWITCH | READING | SWITCH | READING | |-------------------------------------------|-----------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------| | 0.5<br>1<br>2<br>4<br>8<br>16<br>32<br>64 | 0.5mV<br>1mV<br>2mV<br>4mV<br>8mV<br>16mV<br>32mV<br>64mV | 128<br>256<br>512<br>1024<br>2048<br>4096<br>8192 | 128mV<br>256mV<br>512mV<br>1,024V<br>2,048V<br>4,096V<br>8,192V | - 15. Switch the STORAGE DISABLE switch on board A2 to the STORAGE position. - 16. Repeat the sequence of Programmer switch operations of step (14) but press the Programmer GATE switch after each voltage magnitude bit change. Observe that the previously programmed voltage remains until the new value is gated into storage. - 17. Switch the STORAGE DISABLE switch back to the STORAGE DISABLE position, set the OUTPUT SIGN switch on the Programmer to the negative position and turn off all voltage magnitude bits to obtain $-0.5 \, \text{mV}$ , $\pm 1 \, \text{mV}$ . - 18. Repeat steps (14), (15), and (16), set voltage magnitude switches so that the input is received in the "negative 2's complement code". To obtain any negative number, first complement the corresponding positive number and then add a binary "1" to the least significant digit. For example, to program the unit to a -0.5mV output, all switches (0.5 through 8192) must be set to their binary "1" position. To program the supply to -lmV, the 0.5 switch is set to binary "0" and the remaining switches are set to "1". As stated previously, the proper coding for the Pocket Programmer depends upon the instrument being programmed. The voltage magnitude switches may be up (open circuit) or down (grounded) to program ones or zeros. Refer to the appropriate Option Appendix or Modification Sheet supplied with the instrument being programmed. #### GROSS CURRENT LIMIT - 19. Turn off power to the DVS. Disconnect the 200 a load and connect the 35 a, 17W load across the HI and LO terminals. - 20. On the DVS rear barrier strip, jumper $^{\rm f}$ the $C_{\rm T}$ terminals. This disables the programmable current latch circuit. - 21. Set the voltage magnitude switches and OUTPUT SIGN switch on the Programmer for an output voltage of $\pm 10$ volts. - 22. Set the CURRENT METER RANGE switch on the DVS front panel to 0.6A and the STORAGE DISABLE switch on board A2 to DISABLE. - $23.\,$ Turn on power to the DVS and press the Programmer GATE switch. Observe that the DVS voltmeter reads $+\,10\text{V}.$ - 24. While observing the DVS ammeter, increase the voltage magnitude input in +1V steps (to a maximum of +22V) until the current no longer increases (limiting). The current at limiting should be between 0.55A and 0.6A. - 25. Set the voltage magnitude switches and OUTPUT SIGN switch on the Programmer for an output voltage of -10V. - 26. While observing the DVS ammeter, increase the voltage magnitude input in -1V steps (to a maximum of -22V) until the current no longer increases (limiting). The current at limiting should be between 0.55A and 0.6A. #### CURRENT OVERLOAD CHECK - 27. Turn off power to the DVS. Disconnect the 35 $_{\text{A}}$ , 17W load and connect the 200 $_{\text{A}}$ , 1%, 50 watt (minimum) load resistor between the HI and LO terminals. The jumper remains connected between the $C_{\text{T}}$ terminals. - 28. Check Option descriptions (Appendix A,B, or C) or, where applicable, the Modification Sheet in the manual to determine the existence of output transistor "pull up" resistor A6A6R8. If A6A6R8 is used proceed to step 29. If A6A6R8 is not used, proceed to step 30. - 29. Connect a dc voltmeter between 0 LOAD STATUS and DATA COM test points on the Pocket PROGRAMMER. Select a voltmeter range capable of reading 12 volts. Proceed to step 31. - 30. Connect an ohmmeter between the 0 LOAD STATUS and DATA COM test points on the pocket programmer. The common lead should be connected to the DATA COM test point. - 31. Program the current latch value for 20mA. The I LATCH (current latch) switch positions on the Programmer are listed below for the six current latch values. - 32. Set the voltage magnitude and OUTPUT SIGN on the Programmer for an output voltage of +3.5V. - 33. Turn on power to the DVS and press the Programmer GATE switch. Overload status signal should be normal (voltmeters should indicate the collector voltage at output stage or the ohmmeter should indicate an open circuit. - 34. Increase the output voltage in 0.1V steps. Overload status signal should switch to the overload state between 3.8V and 4.2V output (voltmeter reads 0V or ohmmeter reads 0 ohms). See following chart: | CURRENT<br>LATCH<br>(mA) | i | CH SW<br>OSITION<br>L22 | | CURRENT OVER-<br>LOAD OCCURS<br>BETWEEN<br>(Volts) | |--------------------------|------|-------------------------|------|----------------------------------------------------| | 20 | up | up | up | 3.8 and 4.2 | | 50 | up | down | up | 9.5 and 10.5 | | 70 | up | up | down | 13.3 and 14.7 | | 100 | up | down | down | 19 and 21 | | 200 | down | up | up | 38 and 42 | | 500 | down | down | up | 95 and 105 | 35. Change the programmable current latch (I LATCH) value and output voltage at which cur- rent overload occurs to the values listed in the chart and repeat step (34). 36. Set the OUTPUT SIGN switch to negative and repeat steps (34) and (35). #### CURRENT LATCH CHECK - $37.\,$ Turn off power to the DVS and remove the jumper between the $C_T$ terminals. The $50\,\text{n}$ load resistor remains connected between the HI and LO output terminals. - 38. As in the current overload check step 28, determine the existence of the current latch output transistor "pull up" resistor A6A5R8. If A6A5R8 is used, connect a dc voltmeter between the I LATCH STATUS and DATA COM test points on the Programmer. If A6A5R8 is not used, connect an ohmmeter between these two test points. - 39. On the Programmer, set the current latch (I LATCH) to 200mA and the voltage magnitude to 81.92V. - 40. Turn on power to the DVS and press GATE on Programmer. Instrument should remain in current latch condition (voltmeter reads 0V or ohmmeter reads 0 ohms). - 41. Remove the 200 n load resistor from the HI and LO output terminals. Unit should remain in latched condition until a GATE signal is applied. ## 5-10 CONSTANT VOLTAGE TESTS - 5-11 For constant voltage measurements, the measuring device must be connected across the rear sensing terminals of the supply in order to achieve valid indications. A measurement made across the load includes the impedance of the leads to the load and such lead lengths can easily have an impedance several orders of magnitude greater than the supply impedance (10 milliohms at dc), thus invalidating the measurement. - 5-12 To avoid mutual coupling effects, each monitoring device must be connected directly to the sensing terminals by separate pairs of leads. The load resistor is connected across the output terminals and must be selected according to the output voltage and current of the supply. When measuring the constant voltage performance specifications, the CURRENT LATCH should be programmed well above the maximum output current which the supply will draw, since the onset of current latch action will cause a drop in output voltage, increased ripple, and other performance changes not properly ascribed to the constant voltage operation of the supply. ## 5-13 <u>Calibration Error</u> Definition: The maximum absolute voltage accuracy deviation at constant room temperature, 115Vac input, no load, following a minimum warm-up time of 30 minutes. It is the ability of the instrument to accurately convert a digital input into an analog output voltage. 5-14 To measure the accuracy, proceed as follows: - a. Connect a digital or differential voltmeter to the ${\rm HI}$ and ${\rm LO}$ sensing terminals on the rear of the unit. - b. Program the output to 100.0V and gate the unit. - c. The voltmeter should read 100.0V ±10mVdc. - d. Set the range switch to X1. - e. Program the output to -16.384 volts. Gate the input. - f. The differential voltmeter should read $-16.384V \pm lmVdc$ . - 5-15 <u>Voltmeter Accuracy</u>. To check the accuracy of the front panel voltmeter, proceed as follows: - a. Connect a Digital or differential voltmeter to the HI and LO sensing terminals on the rear of the unit. - b. Turn on supply and program the output voltage for 100.0V. Gate the unit. - c. Record the reading on the voltmeter. - d. The reading on the front panel meter should be the same as the reading in Step (c) $\pm 5$ volts. ## 5-16 Load Regulation Definition: The change $\Delta E_{\mbox{OUT}}$ in the static value of dc output voltage resulting from a change in load resistance from open circuit to a value which yields maximum rated output current (or vice versa). 5-17 Load regulation should be checked in both the higher (X10) range with both negative and positive output voltages and the lower (X1) range with both positive and negative output voltages, since any one of these four conditions can yield an unsatisfactory result, which is not reflected under the other three conditions. To test the load regulation for all four conditions, proceed as follows: - a. Connect test setup shown in Figure 5-1. Set the METER switch to the highest voltage and current ranges. - b. Program the current latch to 0.5 ampere. - c. Turn on supply. - d. Program the output voltage to + 100.0 volts, and gate the unit. - e. Read and record voltage indicated on voltmeter. - f. Disconnect load (open) and gate the unit. - g. Reading on voltmeter should not vary from reading recorded in Step (e) by more than $500\,\mu\text{V}_{\bullet}$ - h. Reconnect load. - i. Program the output to -100.0V and gate the unit. - j. Repeat Steps (e) and (f). - k. Reading on voltmeter should not change from reading recorded in Step (e) by more than $500\,\mu\text{V}_{\bullet}$ - l. Program the output to +16.3835 volts, X1 range and gate the unit. - m. Change load to 35a, 17 watts. - n. Repeat Steps (e) and (f). - o. Reading on voltmeter should not change from the reading recorded in Step (e) by more than $150\mu\text{V}_{\bullet}$ - p. Reconnect load (35, 17W). - q. Program the output to -16.384 volts, X1 range and gate the unit. - r. Repeat Steps (e) and (f). - s. Reading on voltmeter should not change from reading recorded in Step (e) by more than $150\,\mu\text{V}_{\star}$ Figure 5-1. Constant Voltage Load Regulation Test Setup ## 5-18 Line Regulation Definition: The change, $\Delta E_{OUT}$ in the static value of dc output voltage resulting from a change in ac input volt- age over the specified range from low line, 10% less than nominal, to high line, 10% more than nominal, or high line to low line. 5-19 Line regulation should be checked in both the higher (X10) range with both negative and positive output voltages and the lower (X1) range with both positive and negative output voltages, since any one of these four conditions can yield an unsatisfactory result, which is not reflected under the other three conditions. To test the line regulation for all four conditions, proceed as follows: - a. Connect test setup shown in Figure 5-1. Set the METER switch to the highest voltage and current ranges. - b. Connect variable auto transformer between input power source and power supply 115Vac input. - c. Strap $C_T$ terminals together. - d. Program the output voltage to 100.0 volts. - e. Program the output voltage sign to positive (+). - f. Adjust variable auto transformer for low line 104Vac). Gate the unit. - $\ensuremath{\mathtt{g.}}$ Read and record voltage indicated on voltmeter. - h. Adjust variable auto transformer for high line (126Vac). Gate the unit. - i. Reading on differential voltmeter should not vary from reading recorded in Step (g) by more than $5\,\mathrm{mV}$ . - j. Program the output voltage sign to negative (-). Perform Steps (f) through (i). - k. Program the output voltage to 16.3835Vdc, X1 range. Change R<sub>L</sub> to 35<sub>0</sub>, 17W. - 1. Program the output voltage sign to positive (+). Perform Steps (f) through (h). - m. The reading on the voltmeter should not vary from the reading recorded in Step (g) by more than $500\mu V$ . - n. Program the output voltage sign to negative (-). Perform (f) through (h). - o. The reading on the voltmeter should not vary from the reading recorded in Step (g) by more than $500\,\mu\text{V}_{\bullet}$ ## 5-20 Temperature Coefficient Definition: The change in output voltage per degree Centigrade change in the ambient temperature under conditions of constant input ac line voltage, output voltage setting, and load resistance. 5-21 The temperature coefficient of a power supply is measured by placing the power supply in an oven and varing the temperature over any span within its rating. (Most HP power supplies are rated for operation from $0^{\circ}\text{C}$ to $55^{\circ}\text{C}$ .) The power supply must be allowed to thermally stabilize for a sufficient period of time at each temperature of measurement, usually 1/2 hour. 5-22 To check the temperature coefficient, proceed as follows: - a. Connect test setup shown in Figure 5-1. - b. Strap $\mathrm{C}_T$ terminals and program the output voltage to 100.00 volts. Gate the unit. - c. Insert the power supply into the temperature-controlled oven (voltmeter and load resistance remain outside oven). Set the temperature to $30^{\circ}\mathrm{C}$ and allow 30 minutes warm-up. - d. Record the voltmeter indication. - e. Raise the temperature to $40\,^{\rm O}{\rm C}$ and allow 30 minutes warm-up. - f. The voltmeter indication should change by less than 16mV from indication recorded in Step (d). - g. Program the output voltage to 16.3835 volts. Gate the unit. Change $R_L$ to 35 $_{\text{A}}$ , 17W. Perform Steps (c) through (e). - h. The voltmeter indication should change by less than 1.6 mV from indication recorded in Step (d). ## 5-23 Programming Time Definition: Maximum time required for the output voltage to settle to within 0.1% of the programmed voltage change after simultaneous receipt of the data and gate commands as measured with a resistive load. 5-24 Equal positive and negative output voltages cannot be obtained by simple switching the position of the polarity switch; negative numbers must be programmed in the 2's complement form. For this reason, a computer or calculator would be the easiest means to obtain the equal positive and negative numbers necessary to perform this test. To perform this test for "worst case" result, use the test setup in Figure 5-2 employing the computer or calculator recommended. Program the computer or calculator so that it will program the DVS between + 16.3835 and -16.384 volts and between + 100 and -100 volts. The observed waveform should be within the tolerance of Figure 5-3. If the computer or calculator is not available, use the Pocket Programmer and Function Generator (see Figure 5-2) as the programming device and proceed as follows: ## CONTROL SETTINGS - a. Set switches on HP 3490A as follows: - 1. FUNCTION: DC - 2. RANGE: As needed 10V or 100V - 3. SAMPLE RATE: HOLD Figure 5-2. Programming Time Test Setup - 4. SAMPLE/HOLD: TRACK/HOLD - b. Set switches on HP 1821A Delay Section of HP 180 C/D as follows: - 1. AC or ACF: SLOPE + or -; AUTO - 2. TRIGGER LEVEL: Adjust for stable display - 3. TIME/DIV: Delayed to 0.1 to 0.5 µsec - c. Set HP 1821A Main Section of HP 180 C/D as follows: - 1. SWEEP MODE: AUTO - 2. INT: SLOPE + or -; AC - 3. TIME/DIV: 1msec with X10 magnifier - 4. Set sweep to MAIN - d. Set switches on HP 3310 A/B as follows: - 1. FREQUENCY: 100Hz - 2. FUNCTION: Squarewave - 3. OUTPUT LEVEL: Value specified in DVS Appendix for data and sign bits. - e. Set switches on HP 14533B as follows: - 1. SOURCE SELECT: EXT - 2. MP/DCPS: DCPS - 3. I LATCH: 500mA (L22 down, L23 up, L24 down) - 4. INPUT LEVEL REF: DATA COM - 5. RANGE: X1 - f. On DVS A2 board, set switch to STORAGE DISABLE (only if Pocket Programmer is used). ## PROCEDURE a. Connect 200n, 50W load between HI and LO - output terminals on rear of DVS. Connect 14533B Pocket Programmer. Turn unit ON and GATE DVS. - b. Connect 3310 A/B output (after adjusting to proper levels to 14533B. - Example: Program all but the 8192 Bit to the down (shorted to Data com.) position. Program the sign bit to the up (not shorted to Data com.) position. Connect the 3310 A/B output to the sign bit and DATA com to the 3310 A/B ground. The output will now program between -8.1925 volts and +8.192 volts, for a $\triangle V_{OUT} = 16.3845$ volts. In this example 0.1% of $\triangle V_{OUT} = 16.3845$ mV. The output voltage should read within 16mV of final value within 300µsec. - c. Obtain a stable display on oscilloscope. While adjusting DELAY (DIV) control on 1821A, look for the bright spot on the CRT trace. The beginning of the bright spot indicates where the 3490A will be triggered. - d. To calibrate system delay, adjust bright spot on CRT display (using DELAY control) to the position where the $3490\mathrm{A}$ indicates approximately zero volts. The time between the actual zero crossing of the DVS output (channel A) and the start of the bright spot indicates system delay $(\mathrm{T}_d)$ . - e. Measure the voltage just prior to the waveform transitions (see Figure 5-3). Voltage reading should be within 0.1% of $\Delta v_{OUT}$ . Figure 5-3. Programming Time Waveforms Example: as before $\triangle V_{\rm OUT} = 16.3845$ volts; 0.1% of $\triangle V_{\rm OUT} = 16 \, \rm mV$ . For a -8.1925 volt to +8.192 volt transition, look for a reading of +8.176 volts on the 3490A. f. Using the DELAY control on the 1821A, start at the zero crossing and sweep until the voltage in step e is reached. Determine the time (T) from the transition time of channel B trace to the beginning of the bright spot. DVS programming time will then be: Programming $Time = T-T_d$ ## 5-25 Ripple and Noise Definition: The residual ac voltage which is superimposed in the dc output of a regulated power supply. Ripple and noise may be specified and measured in terms of its RMS or (preferable) peak-to-peak value. Ripple and noise measurement can be made at any input ac line voltage combined with any dc output voltage and load current within rating. 5-26 The amount of ripple and noise that is present on the power supply output is measured either in terms of the RMS or (preferable) peak-to-peak value. The peak-to-peak measurement is particularly important for applications where noise spikes could be detrimental to a sensitive load, such as logic circuitry. The RMS measurement is not an ideal representation of the noise, since fairly high output noise spikes of short duration could be present in the ripple and not appreciably increase the RMS value. 5-27 RMS Measurement. To check the rms value of ripple and noise, proceed as follows: - a. Connect 200s, 50W load across HI and LO terminals. - b. Using coax cable, connect rms voltmeter (HP 3400A is recommended) to the DVS HI and LO terminals. On the DVS end, connect the coax inner conductor to the HI terminal and the coax shield lead to the LO terminal (which is also connected to DVS ground). - c. Strap CT terminals together. - d. Program the output voltage for 100 volts and the voltage range to X10. - e. The voltmeter should read less then $1.5\,\mathrm{mV}$ rms. - f. Program the voltage range to X1 and output voltage to +16.3835 volts. Change load to 35n, 17W. - g. The voltmeter should read less than $0.5 \,\mathrm{mV}$ rms. 5-28 Note that a continuous ground loop exists from the third wire of the input power cord of the rms meter via the grounded power supply case, the wire between the negative output terminal of the power supply and the input of the meter, and the grounded meter case. Any ground current circulating in this loop as a result of the difference in potential $E_{\mathbf{G}}$ between the two ground points causes an IR drop which is in series with the meter input. This IR drop, normally having a 60Hz line frequency fundamental, plus any pickup on the leads interconnecting the power supply and meter, appears in the meter reading. The magnitude of this resulting noise signal can easily be much greater than the true ripple developed between the output terminals of the power supply, and can completely invalidate the measurement. To minimize the effects of ground current flow, the DVS and test instruments in all ripple and noise measurements should be plugged into the same ac power buss whenever possible. 5-29 Peak-to-Peak Measurements. The same ground current and pickup problems exist if an oscilloscope is substituted in place of the rms voltmeter in the peak-to-peak measurements. However, the oscilloscope display, unlike the true rms meter reading, tells the observer immediately whether the fundamental period of the signal displayed is 8.3 milliseconds (1/120Hz) or 16.7 milliseconds (1/60Hz). Since the fundamental ripple frequency present on the output of an HP supply is 120Hz (due to full-wave rectification), an oscilloscope display showing a 120Hz fundamental com- ponent is indicative of a "clean" measurement setup, while the presence of a 60Hz fundamental usually means that an improved setup will result in a more accurate (and lower) value of measured ripple. To verify that the oscilloscope is not displaying ripple that is induced in the leads or picked up from the grounds, the (+) scope lead should be shorted to the (-) scope lead at the power supply terminals. The ripple value obtained when the leads are shorted should be subtracted from the actual ripple measurement. 5-30 The simple, direct test equipment connection of the rms measurement is normally not adequate to measure the high-frequency components of the peak-to-peak ripple and noise. Figure 5-4A shows a technique using a 50 coaxial cable between the DVS and oscilloscope that is terminated in its characteristic impedance. Note that the terminating network is placed across the DVS output to avoid attenuating the low-frequency (60Hz) component of the ripple and noise. Further, the impedance matching network eliminates standing waves and cable ringing which might introduce erroneous values in the measurement. 5-31 In most cases, the single-ended scope method of Figure 5-4A will be adequate to eliminate non-real components of ripple so that a satisfactory measurement may be obtained. However, if the DVS and oscilloscope cannot be plugged into the same ac power buss or the peak-to-peak reading obtained with a single ended scope exceeds the specifications due to Is, it will be necessary to use a differential scope with properly terminated floating inputs as shown in Figure 5-4B. Note that the coax connectors are not connected to ground on the DVS end. Because of its common mode rejection, a differential oscilloscope displays only the difference in signal between its two vertical input terminals, thus ignoring the effects of any common mode signal produced by the difference in the ac potential between the power supply case and scope case. Before using a differential input scope in this manner, however, it is imperative that the common mode rejection capability of the scope be verified by shorting together its two input leads at the power supply and observing the trace on the CRT. If this trace is a straight line, then the scope is properly ignoring any common mode signal present. If this trace is not a straight line, then the scope is not rejecting the ground signal and must be realigned in accordance with the manufacturer's instructions until proper common mode rejection is attained. 5-32. To check the peak-to-peak ripple and noise output, proceed as follows: a. Connect 200A, 50W load impedance matching network(s), and oscilloscope as shown in Figures 5-4A or 5-4B. - b. Strap together $C_T$ terminals. - c. Program the output voltage for 100.0 volts. - d. The observed ripple should be less than $7\,\text{mV}$ p-p. - e. Program the voltage range to X1, the output voltage to +16.3835 volts, and change load to 35n, 17W. The observed ripple should be less than 2mV p-p. ## 5-33 Transient Recovery Time Definition: The time "X" for output voltage recovery to within "Y" millivolts of the nominal output voltage following a "Z" amp step change in load current—where: "Y" is specified as 0.1% of full range voltage. The nominal output voltage is defined as the dc level half way between the static output voltage before and after the imposed load change, and "Z" is the specified load current change, which is equal to the rated output current. 5-34 A mercury-wetted relay, as connected in the load switching circuit of Figure 5-5 should be used for loading and unloading the supply. When this Figure 5-4. Peak-to-Peak Ripple and Noise Test Setup load switch is connected to a 60Hz ac input, the mercury-wetted relay will open and close 60 times per second. Adjustment of the 25K control permits adjustment of the duty cycle of the load current switching and reduction in jitter of the oscilloscope display. 5-35 The maximum load ratings listed in Figure 5-5 must be observed in order to preserve the mercury-wetted relay contacts. Switching of larger load currents can be accomplished with mercury pool relays; with this technique fast rise times can still be obtained, but the large inertia of mercury pool relays limits the maximum repetition rate of load switching and makes the clear display of the transient recovery characteristic on an oscilloscope more difficult. 5-36 The transient recovery time is checked in both the X10 and X1 ranges as follows: - a. Connect test setup shown in Figure 5-5. - b. Strap C<sub>T</sub> terminals together. Figure 5-5. Transient Recovery Time, Test Setup - c. Turn on supply and program the output voltage to $\pm\,100$ volts. - d. Close the line switch on the repetitive load switch setup. - e. Set the oscilloscope for internal sync and lock on either the positive or negative load transient spike. - f. Set the vertical input of the oscilloscope for ac coupling so that small dc level changes the output voltage of the power supply will not cause the display to shift. - g. Adjust the sync controls separately for the positive and negative going transients so that not only the recovery waveshape but also as much as possible of the rise time of the transient is displayed. - h. Starting from the major graticule division representative of time zero, count to the right 150 $\mu$ sec and vertically 100mV. Recovery should be within these tolerances as illustrated in Figure 5-6. - i. Program the output voltage to +16.3835 volts, change $R_{\rm L}$ to 35m, 17W and the voltage range to X1. - j. The transient recovery should be within 16mV at $150\mu\text{sec}$ as illustrated in Figure 5-6. ## 5-37 TROUBLESHOOTING 5-38 Before attempting to troubleshoot this instrument, make certain that the trouble lies within the instrument and not in any associated equipment. In order to isolate the DVS from the system in which it is being used, the HP Pocket Programmer 14533B is recommended. This device permits the operator to manually program all functions of the DVS and thus isolate it from other possible sources of trouble within the system, such as computer interfacing or a programming error. 5-39 A good understanding of the principles of operation of the instrument is essential to an efficient approach to troubleshooting. For this Figure 5-6. Transient Recovery Time, Waveforms reason it is recommended that Section IV, Principles of Operation be reviewed before attempting to troubleshoot the unit. Once the principles of operation are understood, follow the steps of the Overall Trouble Isolation Procedure in paragraphs 5-43 through 5-46 in the given order to establish which circuit areas are functional and which are not. References to more detailed troubleshooting guides are given in that procedure. 5-40 The four sheets of schematic diagrams of Figure 7-2 are based on the functional organization of the unit. Figure 7-1 provides an overall block diagram of the unit, except for its power distribution, and is especially convenient for tracing signal flow through the entire instrument. The circled test point numbers on Figures 7-1 and 7-2 are also marked on the component location diagrams which accompany the schematics. References are made to these test points in the Principles of Operation section of the manual, as well. 5-41 Before proceeding with the trouble isolation procedure, check for obvious troubles such as an open fuse, a defective power cord, an input power failure, a defective meter or a loosely connected board. Next visually inspect the boards for mechanical damage discolored or charred components, etc. If the source of trouble cannot be detected by visual inspection perform the Overall Trouble Isolation Procedure given below. Throughout the course of troubleshooting the instrument, do not neglect the possibility of two or more faults being present. ## ---- CAUTION --- Trouble isolation by exchanging a known good board for a suspected faulty one is allowed only for the Al, A2, and A3 boards. Exchanging a good board for a faulty one in any of the other card slots will often result in causing damage to the good board. 5-42 OVERALL TROUBLE ISOLATION PROCEDURE 5-43 Trouble Isolation — Power Distribution. Almost any trouble sympton could be caused by an incorrect power supply or reference voltage, thus it is good practice to routinely check all of the most important power supply voltages before attempting to isolate a problem to a particular circuit. The tests described in Table 5-2 provide a relatively fast check for trouble in this area. In many cases these checks can save hours that might be spent troubleshooting circuits which are not themselves defective. The A4 power supply board test points are accessible by removing the top cover; the A7 power amplifier test points are accessible by installing the extender board/A7 combination in the A7 slot. The test points are located by referring to the component location diagrams. 5-44 Notice that there are four separate power supply common return systems in the DVS, designated common $\boxed{1}$ , common $\boxed{2}$ , common $\boxed{3}$ and common $\boxed{4}$ . When making any voltage or waveform measurements, be sure to use the appropriate power supply common reference point. The appropriate common point can be determined by referring to the circuit schematics of Figure 7-2. If the supply voltages are correct or if the supply voltages are incorrect but the components in that supply are not defective, proceed to paragraph 5-45. 5-45 Overall Troubleshooting Table. After checking the power supplies, disconnect the load and examine Table 5-3. This table contains a list of symptoms and probable causes that may cut down on troubleshooting time. For each trouble symptom, Table 5-3 isolates the fault to a component or group of components or directs the reader to additional procedures if further isolation of the trouble is necessary. Table 5-2. Power Supply Troubleshooting | METER<br>COMMON | METER<br>POSITIVE | NORMAL READING | MAXIMUM<br>RIPPLE P-P | PROBABLY DEFECTIVE<br>COMPONENT | |----------------------------------------|-------------------|----------------|-----------------------|-------------------------------------| | <b>3</b> | TP84 | 12 ± 1.5Vdc | 0,2V | A4C1, CR2, CR3 or R1 | | TP85 | 3 | 12 ± 1.5Vdc | 0.6V | A4C2, CR1, CR4, or R2 | | TP86 | 3 | 10 ± 2.0Vdc | 0.6V | A4C10, CR22, CR5, CR6 or R27 | | TP87 | 4 | 5.0 ± .25Vdc | 5mV | A4C3, CR8, CR9, R3, A5C1, C2, or Z1 | | TP88 | 2 | 26 ± 4Vdc | 1.2V | A4C4, C19, C21, CR10, CR12 or<br>R4 | | 2 | TP89 | 26 ± 4Vdc | 0.8V | A4C5, C20, C22, CR11, CR13 or<br>R5 | | Ū | TP90 | 155 ±31Vdc | 0.12V | A4C8, C12, C13, CR15, CR20, or R8 | | TP93 | 1) | 155 ±31Vdc | 0.25V | A4C9,C11,C14,CR14,CR21 or<br>R9 | | Ū | TP91 | 140 ±14Vdc | 0.6V | A4C6, C15, C18, CR16, CR19 or<br>R6 | | TP92 | (I) | 140 ±14Vdc | 0.8V | A4C7,C16,C17,CR17,CR18 or<br>R7 | | NOTE: Test points 94 and 95 are on A7. | | | | | | 2) | TP94 | 15 ± 0.2V | 0.0015V | A7C25, Q26, Q27, VR5 or CR24 | | TP95 | 2 | 15 ± 0.2V | 0.0015V | A7C24,Q28,Q29,CR6 or CR25 | Table 5-3. Overall Troubleshooting | SYMPTOM | PROBABLE CÀUSE | |----------------------------|------------------------------------------------| | Zero or Low Output Voltage | a. Fuse blown. Check output power transistors. | | | b. Defective meter. | | · | c. Board(s) loosely connected. | | | d. A4Q1 open or A4K1 defective, A4CR7 shorted. | | | e. Short circuit load, | | | f. Interconnect board A5 open. | Table 5-3. Overall Troubleshooting (Continued) | SYMPTOM | PROBABLE CAUSE | |------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Zero or Low Output Voltage (Continued) | g. Input connector P1 loosely connected h. Defective board or unit in latch (paragraph 5-46) | | Unable to program output voltage or actual output does not coincide with programmed input | <ul> <li>a. Meter circuit defective.</li> <li>b. Flag or gate pulse not generated (paragraph 5-57).</li> <li>c. Voltage bits out of calibration (paragraph 5-71).</li> <li>d. Defective board (paragraph 5-46).</li> </ul> | | Able to program only a few voltages of each polarity | a. Defective board (paragraph 5-46). | | Able to program at least some negative output voltages within the rating of the supply but no positive output voltages | a. Sign bit circuit defective (paragraph 5-47). | | Able to program at least some positive output voltages within the rating of the supply but no negative output voltages | a. Sign bit circuit defective (paragraph 5-47). | | Able to program all but a few voltages of each polarity | a. Voltage Processing circuits defective (paragraph 5-47). | | Programmable current latch defective or unable to get unit out of current latch | a. A6 or A7 boards defective (paragraph 5-46). | | Unit locked up (high positive output) or locked-down (high negative output) | a. Defective A7 board (paragraph 5-64) | | Flag or gate pulse not being generated | a. Defective Al board (paragraph 5-47). | | Unable to program voltage range | a. A7K1 defective<br>b. Defective A6 board (paragraph 5-55). | | Programmable current latch defective (unable to program some values | a. Defective A6 board (paragraph 5-55). | | Unable to get unit out of current latch or unable to get unit into current latch | a. Defective A6 or A7 boards (paragraph 5-46). | Table 5-3. Overall Troubleshooting (Continued) | SYMPTOM | PROBABLE CAUSE | |----------------------|---------------------------------------------------------------------------------------------------------------| | Poor Line Regulation | <ul><li>a. Power supplies faulty.</li><li>b. Marginal photo-isolators on board Al (paragraph 5-53).</li></ul> | | Poor Load Regulation | <ul><li>a. Power Supplies faulty.</li><li>b. Excessive voltage drop in sensing leads.</li></ul> | 5-46 Board Isolation Procedure. The board isolation procedure describes how to isolate trouble to the power amplifier board A7, the control board A6, or to the voltage processing boards A1, A2, and A3. When the defective board(s) is located, further isolation is necessary before the trouble can be traced down to a particular circuit or component. Paragraphs 5-47 through 5-68 describe troubleshooting procedures on individual boards which isolate the trouble down to a component or circuit. The board isolation procedure assumes that an output voltage problem (zero or incorrect output voltage) exists. To isolate troubles to the defective board(s) proceed as follows: - 1. Remove boards A2 and A3 from the DVS. - 2. Remove load and connect voltmeter across HI and LO output terminals. - 3. Connect Pocket Programmer to the data input connector and set its switches as follows: - a. Set the INPUT LEVEL REF switch to DATA COM - b. Set the SOURCE SELECT switch to EXT. - c. Set the MP/DCPS switch to DCPS. - d. Set the RANGE switch to X10. - e. The voltage magnitude bit switches (0.5 through 8192), OUTPUT SIGN switch and I LATCH switches (L24, L22, and L23) may be left on either position (up or down) at this point in the procedure. - 4. Turn on power apply a GATE pulse to the DVS and measure output voltage. Output should be 0 volts $\pm$ 10mV. If output is not correct, troubleshoot the power amplifier board A7 (paragraph 5-64). - 5. Connect a negative dc voltage (-V $_{\rm X}$ ) between the ANLG IN and LO S terminals on the rear of the DVS. Connect (-) polarity to the ANLG IN terminal and (+) polarity to the LO S terminal as shown in Figure 5-7A. Note that the power amplifier in the DVS inverts this voltage and amplifies it by 1 in the X1 range and by 10 in the X10 range. The magnitude of the V $_{\rm X}$ input (maximum of 10V in the X10 range) depends upon the trouble encountered. For example, if a high range output voltage cannot be programmed, apply a high range voltage to the analog input. Figure 5-7. DVS Analog Input Connections - 6. Measure the output voltage. Output should be $\pm 10 V_{\rm X} \pm 0.2 \%$ . If output is $+ 10 V_{\rm X} \pm 0.2 \%$ , proceed to step 7. If output is $+ V_{\rm X} \pm 0.2 \%$ , the problem is in the range circuits on board A6 (paragraph 5-61) or the range relay A7K1 is defective. If the output is not $+ 10 V_{\rm X} \pm 0.2 \%$ or $+ V_{\rm X} \pm 0.2 \%$ troubleshoot the A7 board (paragraph 5-64). - 7. Connect a positive dc voltage (+ $V_X$ ) between the ANLG IN and LO S terminals as shown in Figure 5-7B. Set the RANGE switch on the Programmer to X1. - 8. Measure the output voltage. Output should be $-V_X \pm 0.2\%$ . If output is $-V_X \pm 0.2\%$ , proceed to step 9. If output is $-10V_X \pm 0.2\%$ , the problem is in the range circuits on board A6 (paragraph 5-61) or the range relay A7K1 is defective. If output is not $-V_X \pm 0.2\%$ or $-10V_X \pm 0.2\%$ , troubleshoot the A7 board (paragraph 5-64). - 9. Turn off DVS and make the following test setup changes: - a. Remove the A7 board and install it with the extender board (side A, position D) in the A7 slot. - b. Connect a 200 \( \text{load} \) in parallel with the voltmeter across the HI and LO output terminals. - c. Connect $-V_X$ to ANLG IN as shown in Figure 5-7A. - 10. Turn on DVS and measure output. Output should be less than 1 volt because the DVS should be in the latch condition. If output is less than 1V, proceed to step 12. If output is $+V_X$ (DVS is not in latch condition), proceed to step 11. - 11. Measure the voltage across A7R92 (connect positive probe to base of A7Q25 and negative probe to $\fbox{2}$ ) see Figure 7-2, sheet 3. If meter reads approximately +0.7 volts (one $V_{BE}$ drop), the A7 latch circuit is defective (see paragraph 5-67). If meter reads less than one $V_{BE}$ voltage drop, the A6 latch circuit is defective (see paragraph 5-58) provided A7Q25 is not shorted from base to emitter. - 12. Apply a GATE pulse via the Pocket Programmer (14533B) to get the DVS out of the latch condition. - 13. Measure output voltage. Output voltage should be $+ V_X$ . If output is not $+ V_X$ , the A7 latch circuits are defective (see paragraph 5-67). - 14. Connect + $V_X$ to ANLG IN as shown in Figure 5-7B and measure the output voltage. Output voltage should be - $V_X$ . If not - $V_X$ , the A7 latch circuits are defective (see paragraph 5-67). - 15. Turn off the DVS and make the following test setup changes: - Remove A7/extender board and return A7 to its slot. - b. Insert the A2 board in its slot. - c. Install A3 with extender board (side A, positive A) in the A3 slot. - d. Remove the input from the ANLG IN and ${\rm LO}\ S$ terminals. - e. On the Pocket Programmer, set all voltage magnitude bits to the on position. - 16. On the A3 board, check voltages at TP52 ( $\pm$ 16.384V $\pm$ 1%), TP53 ( $\pm$ 16.384V $\pm$ 1%), and TP55 (21.5V $\pm$ 5%). All voltages should be within tolerance. If not, check the associated regulating circuit on the A3 board. - 17. On the Pocket Programmer, set all voltage magnitude bits to the off position. - 18. Check voltages at TP52, TP53, and TP55 on the A3 board. Voltage changes should be as indicated below. If not, check associated regulating circuit on the A3 board. If voltages check out, perform the troubleshooting procedures for the voltage processing circuits (paragraph 5-47). | <u>TP</u> | | <u>∆v</u> | |-----------|---|-----------| | TP52 | | ±0.5mV | | TP53 | | ±0.5mV | | TP55 | • | +100mV | ## 5-47 VOLTAGE PROCESSING CIRCUIT TROUBLE-SHOOTING 5-48 The following paragraphs should be helpful in locating any circuit failures on the A1, A2, or A3 boards. Paragraph 5-49 traces the voltage magnitude and sign bits through the three boards to locate data bit problems on the A1 and A2 boards or to isolate them to the A3 board. Paragraph 5-50 troubleshoots the A3 board in detail. Paragraph 5-51 troubleshoots the gate, flag, and storage strobe circuits on the A1 and A2 boards. Refer to Figure 7-2, sheet 1 when troubleshooting circuit failures on the A1, A2, or A3 circuit boards. Use the extender board (paragraph 5-4) to gain access to circuit board test points. ### NOTE For convenience, it is best to leave the A6 and A7 boards out of the unit while troubleshooting the voltage processing circuits. - 5-49 <u>A1 and A2 Board Troubleshooting</u>. Assuming that the sign bit or one or more voltage magnitude bits do not affect the output of the D/A converter, the following steps will isolate the problem to a particular board. - a. Observe the voltage between common 3 and AlTP10 of the bit to be tested. Toggle the input bit. There should be two logic levels at TP10. If there are not, look for a problem in the programming source or its connector, in the Al board connector, or in the input bias circuit. - b. Toggle the input bit while observing the voltage between common 4 and AlTP13. There should be two logic levels. If the voltage is zero, check for an open Al or Ale board connector or an open resistor in Ale Ale 228. If the voltage remains near zero or about 5 volts, the problem is on the Ale board, either in the input bias circuit or the isolator circuit. For isolator circuit troubleshooting instructions, see paragraph 5-53. - c. To check for problems on the A2 board, switch to STORAGE DISABLE and check the voltage between A2TP97 (or A2TP51, for the sign bit) and common 4 while toggling the input bit. If there are not two logic levels, the storage IC is probably defective. But first check for a high logic level at A2TP9. If this level is low a storage disable circuit fault is indicated; see paragraph 5-51. If TP97 does exhibit two logic levels, the fault has been isolated to the A3 board. See paragraph 5-50 for A3 board troubleshooting instructions. 5-50 <u>A3 Board Troubleshooting</u>. If a problem has been isolated to the A3 board, first check the three voltages that are regulated on that board. (All voltage measurements on A3 are referenced to common $\boxed{2}$ .) - a. Measure the outputs of the +21.5-volt, +16.384-volt, and -16.384-volt supplies at test points TP55, TP52, and TP53. If any of these voltages is not within tolerance, check the regulating circuit for that particular voltage. Note that a shorted switching transistor (Q2 or Q3) can affect the +16.384-volt reference. If one of these two switching transistors is shorted, either a high or low, input respectively to Q1 will load down the positive reference through Q2 and Q3 in series. A Q2 or Q3 short can be detected by monitoring the +16.384-volt regulator output while toggling each input bit. - b. Program all voltage magnitude input bits to produce low inputs at the base of Q1 and measure the voltage at TP54 of each bit. The voltage at TP54 should be between zero and +8mV. If any bit is higher than +8mV, check Q1 and Q3. - c. Now program for high inputs at the base of Al and again measure the voltage at TP54 of each bit. All bits should be within 8mV of TP52 voltage. If any are lower than this voltage, check Ql and Q2. - d. If all ladder network switching circuits are now operating properly, the voltage at TP54 of each bit can be alternated between the values specified above by toggling the input bit. - e. If the sign bit tested good at A2TP51 but does not affect the output of the A3 board, check transistors A3Q13 and A3Q14 in the polarity offset switch. A failure either here or in the -16.384 volt reference supply is likely. ## NOTE If any repair or adjustment of the power amplifier is required, that will have to be completed before the D/A converter can be performance tested or calibrated. f. If steps (a) through (e) above confirm the proper operation of the A3 board voltage regulators, bit switches, and polarity offset switch, the only possible trouble area remaining on the D/A board is the resistive ladder network. An out-of-tolerance resistor in the ladder network will be detected only by attempting to calibrate the unit. Perform the calibration procedure of paragraph 5-71. If one or more bits cannot be calibrated, their identity should pinpoint the faulty resistor(s). If the -16.384-volt reference supply and polarity offset switch are operating but the polarity offset current adjustment (A3R18) will not bring the DVS output voltage to zero in step (p) of paragraph 5-72, A3R19 or A3Q14 is likely to be at fault. 5-51 Gate, Flag, and Storage Strobe Troubleshooting. The simplest method of troubleshooting these circuits is to trace signals with an oscilloscope while providing a gate input from a pulse generator. The pulse generator may be connected between common $\fbox{3}$ and either the GATE input jack on the Rocket Programmer or AlTP1. The required pulse amplitude and polarity will depend on the instrument being tested. See the appropriate Option Appendix or the Instrument Modification sheet supplied with the instrument for this information. The minimum pulse width is 5 microseconds; a repetition rate of 400Hz or less is suitable. In the STORAGE mode, check waveforms at test points in the following order: TP2, 3, 4, 6, 7, 40, 31, 41, 42, 16, 43, 8, 9, and 28. In the STORAGE DISABLE mode, check voltages at TP9 and TP28. TP9 should be $\geq 2.4V$ , TP28 should be $\leq 0.8V$ referenced to $\boxed{4}$ . #### NOTE When tracing signals at each test point, make certain to connect oscilloscope to proper common reference point, either common 3 or common 4. - CAUTION ---- $\boxed{4}$ common is -26 volts off ground $\boxed{2}$ . 5-52 If the signal is lost at TP4, or TP40, one of the delay multivibrators (A1Z3 or A1Z4) or its power supply is at fault. The +5V, and $+5V_2$ supply voltages for A1Z3 and A1Z4 are derived from the +12V source supply and components on board A1 (see Figure 7-2, sheet 4). If the gate pulse isolator or flag isolator is at fault, see paragraph 5-53 for isolator troubleshooting instructions. ## 5-53 PHOTO-ISOLATOR CIRCUIT TROUBLE-SHOOTING 5-54 Once a trouble has been localized to a particular photo-isolator circuit, following the steps of Table 5-4 or 5-5 will troubleshoot its three main semiconductor components without requiring the removal of any parts from the board. Although some of the photo-isolator circuits in the DVS differ in the means of input drive and some are followed by one or more stages of amplification or inversion, all are generally similar to the circuit, first make sure that all of the two or three dc supplies to the circuit are present. When this has been established, toggle the input bit and observe the collector voltage of the transistor that immediately follows the photo-isolator package (Q2 of Figure 5-8). The choice of which table should be used depends on the results of that test. If the collector of that transistor remains at a logical high when the input bit is toggled, begin at step (1) of Table 5-4. If that collector remains at a logical low, begin at step (1) of Table 5-5. ## NOTE Marginal photo-isolators in the input circuits on the Al and A6 boards can cause erroneous output voltage readings and current latch values when operating in the low or high limits of ac input voltage (see paragraph 5-16). This can be detected by programming all photo-isolators to turn-on then turn-on power to the DVS (at low line) and check the output of each storage flipflop. Thus, the marginal photo-isolation can be detected and replaced. Figure 5-8. Representative Isolator Circuit Table 5-4. Photo-Isolator Troubleshooting -- Output Remains High NOTE: Refer to Figure 5-8 for component reference designations used in this table. | STE | ACTION | RESPONSE | PROBABLE<br>CAUSE | |-----|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | | Observe voltage between Q2 collector and OUT common. Shunt Z1 pin 4 to pin 5 momentarily with 1KA resistor. | a. Two logic levels present. b. Q2 collector still remain high. | a. Proceed to Step 2. b. Q2 opened. Replace Q2 and retest entire isolator stage. If output now remains low, proceed to Table 5-5. | | 2. | Observe voltage between<br>Q1 collector and IN com-<br>mon. Toggle input bit. | <ul><li>a. Two logic levels present.</li><li>b. High logic level only.</li><li>c. Zero or low logic level only.</li></ul> | <ul><li>a. Z1 failure.</li><li>b. Proceed to Step 3.</li><li>c. Proceed to Step 4.</li></ul> | | 3. | Observe voltage between Q2 collector and OUT common. Short Q1 collector to emitter. | a. Q2 collector goes low. b. Q2 collector remains high. | a. Q1 opened. b. Q1 opened and Z1 failure. | | 4. | Connect short from Z1 pin 1 to pin 2. Observe voltage between Q1 collector and IN common. Toggle input bit. | <ul><li>a. Two logic levels present.</li><li>b. Zero or low logic level only.</li></ul> | a. Z1 failure. b. Q1 shorted and Z1 failure. | | | NOTE: If failure persists, check for bridged or open P.C. conductors. | | | Table 5-5. Photo-Isolator Troubleshooting - Output Remains Low NOTE: Refer to Figure 5-8 for component reference designations used in this table. | Ċ | Observe voltage between Observe voltage between Observe voltage out Observe voltage vo | a. Two logic levels present. b. Q2 collector still remains low or zero. | a. Proceed to Step 2. b. Q2 shorted. Replace Q2 and retest entire isolator stage. If output now remains high, proceed to Table 5-4. | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Q<br>cc | Observe voltage between OZ collector and OUT ommon. Short Z1 pin 4 o pin 6 momentarily. | <ul><li>a. Two logic levels present.</li><li>b. Q2 collector still remains low or zero.</li><li>c. High logic level only.</li></ul> | <ul> <li>a. Q1 shorted. Replace Q1 and proceed to Step 3.</li> <li>b. Z1 shorted. Replace Z1 and proceed to Step 3.</li> <li>c. Proceed to Table 5-4.</li> </ul> | | Q: | Observe voltage between Observe voltage between Observe voltage voltag | <ul><li>a. Two logic levels present.</li><li>b. Q2 collector remains low or zero.</li><li>c. High logic level only.</li></ul> | a. Repair completed b. Q1 shorted. Replace Q1 and repeat Step 3. c. Proceed to Table 5-4. | # 5-55 A6 CONTROL BOARD TROUBLESHOOTING 5-56 Since the A6 Board handles many different signals, the troubleshooting for this board has been broken down according to input and output signals. Table 5-6 lists the possible trouble symptoms and directs the reader to the correct paragraph or table for further isolation. Before proceeding to Table 5-6 for the paragraph or table applicable to the trouble present, the following procedure should be used to determine if the trouble lies within the input circuits: - a. Remove the A6 board and install it in the extender board. Install the extender board/A6 combination in the A6 board slot. - b. Connect a voltmeter or logic probe between $\boxed{2}$ common and TP75 of the bit to be tested. - c. Set the STORAGE/DISABLE switch to DISABLE - d. Toggle bit to be tested. If two logic levels can be obtained proceed to Table 5-6. If only one logic level is present, proceed to Paragraphs 5-57, 5-58, and 5-59. 5-57 <u>Current Latch Data Input Circuits Trouble-shooting.</u> The following procedure describes the process by which troubles in the current latch data input circuits may be isolated. The process consists of a series of fast checks of the input circuits up to and including the storage flip-flops A6Z2. 5-58 To isolate troubles in the input circuits, proceed as follows: - 1. Connect the common lead of an oscilloscope or logic probe to (3) common. - 2. Connect the other lead to TP64 of each of the current latch input bits, and look for the presence of two logic levels as the switch for that bit is toggled. If only one logic level is found at TP64 for any of the bits, check the programming source for defect. - 3. Disconnect the leads at TP64 and $\boxed{3}$ and connect them to TP74 of each bit and $\boxed{2}$ . Check for the two logic levels as described in Step 2. If only one logic level is present for any of the bits, check the associated pull-up resistor (A6Z1) and photo-isolator circuit (paragraph 5-53). - 4. Disconnect the lead of the monitoring device of TP74 and connect it to TP75 of each bit. Check for the presence of two logic levels as described in Step 2. If two logic levels are not present for any of the bits. A6Z1 may be defective. See Paragraph 5-59 and 5-60. - 5-59 Storage Gate Pulse Troubleshooting. First determine if the A2 STORAGE DISABLE switch and associated circuits are working by monitoring TP30 (Ref [2] ) while switching from STORAGE to STOR-AGE DISABLE. If two logic levels are present these circuits are working on a "static" level, otherwise check the Interconnect Board (A5) and Logic Board (A2) and A6Q4, Q5, Q6 as follows. With A2S1 in the STORAGE position, apply a pulse train to the GATE input terminal J1 pin 32. Check for the presence of a pulse by connecting an oscilloscope or logic probe to 2 common and TP's 28,69,70 and 30 in order. Note that TP28 is approximate -26 volts with respect to $\boxed{2}$ and $\boxed{2}$ is connected to the Low Sense terminal on the rear barrier block. Low Sense is typically connected to chassis ground $(\frac{\bot}{-})$ . If a point is reached at which the pulse is not present, it may be assumed that the transistor (or related components) just before this point is defective. If the gate pulse is traced through to TP30, it is likely that A6Z2 is defective and must be replaced. Before replacing A6Z2 ensure that +4.99V supply voltage is present at A6Z2, pin 5. If not, check the +4.99V supply components (see Figure 7-2, sheet 4). - 5-60 <u>Voltage Range Troubleshooting</u>. To troubleshoot the voltage range circuits, the following procedure is recommended: - 1. Connect the common lead of oscilloscope or logic probe to $\boxed{3}$ common. - 2. Connect the other lead of TP65 and check, by toggling the appropriate switch, for the presence of two logic levels. If only one logic level is present, check the interconnect board for continuity and ensure that the programming device is connected properly. - 3. Disconnect the leads of the monitoring device at TP65 and 3 and connect to TP76 and 2 respectfully observing the presence of two logic levels as described in Step 2. If only one logic level is present, check the A6A4 photo-isolator circuit (paragraph 5-53). Also check network A6Z1. - 4. Disconnect the lead of the monitoring device from TP76 and connect to TP73 checking for the presence of two logic levels as in Step 2. If only one logic level is present, it is likely that A6Z1 or A6Z2 is defective. - 5. Disconnect the lead of the monitoring device from TP73 and connect to TP77 observing the presence of two logic levels as in Step 2. If only one logic level is present, check A6Q25 for an open or short circuit. If 2 logic levels are present, the trouble lies within the A7 board (A7K1 or A7K2). - 5-61 Negative Programmable Output Current Latch Defective. If the unit will current latch for positive output currents, but not for negative output currents; or, if the unit is in current latch for all values of negative output current and works correctly for positive output current latch settings, the cause of trouble must be in a circuit which handles the flow of the negative current latch signal. There are two stages which handle only the negative output current latch signal, A6Z4 and A6CR1. - 5-62 Positive Programmable Output Current Latch Defective. If the unit will current latch for negative output currents, but not for positive output currents; or, if the unit is in current latch for all values of positive output current and works correctly for negative output current latch settings, the cause of trouble must be in a circuit which handles the flow of the positive current latch signal only. There are three stages which handle only the positive output current latch signals, A6Z4, A6CR2 and the Negative Reference Inverter (A6Z3, A6O23, and associated components). Check A6Z4 and A6CR2 first. If these two components are operative, the trouble probably lies in the negative reference inverter. Check A6Z4 and A6CR2 for open or shorted junctions. - 5-63 <u>Current Latch Decoder Troubleshooting</u>. To troubleshoot the current latch decoder circuit, the following procedure is recommended: - 1. Connect voltmeter positive lead to the NEG REF (TP100) on board A6 and the common lead to TP99. Turn unit on and GATE unit. Set the STORAGE DISABLE switch on A2 to DISABLE. - 2. Set the current latch to each value and check that the associated voltage reading is as indicated below: | Current Latch Value (mA) | Voltage Reading $(mV) \pm 10\%$ , $\pm 17mV$ | |--------------------------|----------------------------------------------| | 20 | + 25 | | 50 | +62.5 | | 70 | +87.5 | | 100 | +125 | | 200 | + 250 | | 500 | + 625 | - 3. If all voltages are incorrect, check current latch decoder stage A6Q1 and the negative reference resistor A6R30. If any voltage reading or combination of voltage readings are incorrect, refer to Table 5-7. Also, check the current latch calibration (paragraph 5-79). - 4. Connect voltmeter positive lead to the POS REF (TP101) on board A6 and the common lead to TP99. 5. Set the current latch to a value of $1000\,\mathrm{mA}$ and check that voltmeter reads $-1.250\mathrm{V}$ $\pm10\%$ . If reading is incorrect, check the negative reference inverter (A6Q23,Z3) and the positive reference resistor A6R37. Also, check the current latch calibration (paragraph 5-79). Table 5-6. A6 Troubleshooting Guide | SYMPTOM · | A6 TROUBLESHOOTING SECTION | |-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------| | Unit always in current latch | Proceed to Table 5-8 | | Unable to current latch at turn-on | Proceed to Table 5-9 | | Unable to current latch at latch setting | Proceed to Table 5-10 | | Current latch operating properly but latch status is always in the same state (on or off). | Proceed to Table 5-11 | | Current latch operating properly but overload status is always in the same state (on or off). | Proceed to Table 5-12 | | Storage gate pulse defective | Proceed to paragraph 5-59 | | Voltage range defective | Proceed to paragraph 5-60 | | Positive output current latch defective | Proceed to paragraph 5-62 | | Negative output current latch defective | Proceed to paragraph 5-61 | | Flag is not generated for both range switching and overload conditions * | Check the overload/range flag isolator (A6Q31,Q32,Q33, and Z5). | | Flag is not generated when range is switched but is generated for an overload condition * | Check 2 millisecond delay circuit (A6CR12, CR13, CR16, Q26, Q27, Q28). | | Flag is not generated for an overload condition but is generated when range is switched * | Check overload flag generator (A6CR14, CR15, Q29, Q30). | <sup>\*</sup> Overload Flag is disabled for J20 Option Table 5-7. Current Latch Decoder Troubleshooting Guide | SYMPTOM | PROBABLE CAUSE | |--------------------------------------------------------------------------|---------------------------------| | Current latch defective for all values | A6Q1,Q8-Q15, or Z2 defective, | | Current latch defective only for the following values: 20,70, and 200mA | A6Q3 opened, Q13 or Q15 shorted | | Current latch defective only for the following values: 50,100, and 500mA | A6Q3 shorted, Q13 or Q15 opened | Table 5-7. Current Latch Decoder Troubleshooting Guide (Continued) | SYMPTOM | PROBABLE CAUSE | |---------------------------------------------------------------------------|---------------------------------| | Current latch defective only for the following values: 20, 50, 200, 500mA | A6Q2 opened, Q12 or Q14 shorted | | Current latch defective only for the following values: 70 and 100mA | A6Q2 shorted, Q12 or Q14 opened | | Current latch works for 20 or 200mA but does not work for both, | A6Q8 defective | | Current latch works for 50 or 500mA but does not work for both. | A6Q10 defective | | Current latch does not work for 70mA. | A6Q9 defective | | Current latch does not work for 100mA. | A6Q8, Q9, Q10 defective | Table 5-8. Unit Always in Current Latch NOTE: Logic level "1" equals a positive voltage, logic level "0" equals approximately 0V. | STEP | ACTION | RESPONSE | CONCLUSION | |------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------| | ] | Connect voltmeter common to 2 . Remove load and ensure that output terminals are not shorted. | a. Logic level "O" | a. Current latch circuit on A6 board operating properly, check current latch circuit on A7 board (paragraph 5-67). | | | Turn unit on and Gate unit, Check TP21. | b. Logic level "l" | b. Ensure that input plug P1 is connected, Proceed to Step 2. | | 2 | Check TP20 | <ul><li>a. Voltage magnitude equals approximately -5V.</li></ul> | a. Buffer stage A6Q21 probably working, go to Step 3. | | | | b. Logic level "1" | b. Check A6Q21 for open. | | 3 | Check TP14 | a. Logic level "l" | a. Reset amplifier working, check<br>A6Q20 for open. If A6Q20 not<br>open, go to Step 4. | | | | b. Logic level "0" | b. Check Reset Amplifier A6Q24 for short. | Table 5-8. Unit Always in Current Latch (Continued) | STEP | ACTION | RESPONSE | CONCLUSION | |------|-------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | Check TP98 | a. Logic level "0" | a. Relay A4K1 probably working,<br>go to Step 5. | | | | b. Logic level "1" | b. Relay A4K1 defective causing false setting of latching flipflop A6Q19, Q20. | | 5 | Connect voltmeter common to 2. | a. Logic level "1" | a. Latching flip-flop probably working, go to Step 6. | | | GHECK 1715 | b. Logic level "0" | b. Check A6Q19 for short. | | 6 | Check TP18 | a. Logic level "l" | a. Level detector A6Q17<br>and A6Q18 probably good, go<br>to Step 7, | | | | b. Logic level "0" | b. Check A6Q17 for short and A6Q18 for open. | | 7 | Check TP17 | a. Voltage magnitude<br>+ 0,5V | a. Variable delay A6Q16 probably operating, go to Step 8. | | | | b. Logic level "1" | b. Check A6Q16 for open. | | 8 | Connect voltmeter common to TP99 and check TP15 | a. Voltage magnitude is less than 20mV. | a. Current sampling circuit operating properly, go to Step 9. | | | | b. Voltage magnitude<br>is more than 20mV | b. Check current sampling resistor and interconnect wires. | | 9 | Connect voltmeter common to 2 . Check TP35 | a. Logic level "l" | a. Negative current comparator is operating properly, go to Step 10. | | | | b, Voltage magnitude<br>equals approximately<br>-13V. | b. Check current latch decoder (see para, 5-63). If current latch decoder circuits are operating properly check the negative current comparator circuit (A6Z4, R39, R33, R31). | | 10 | Check TP36 | a. Logic level "1" | a. Positive current comparator is operating properly, check OR gate (A6CR1, CR2) for shorts. | Table 5-8. Unit Always in Current Latch (Continued) | STEP | ACTION | RESPONSE | CONCLUSION | |------|---------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | Check TP36<br>(Continued) | b. Voltage magnitude<br>equals approximately<br>-13V. | b. Check current latch decoder (see para. 5-63). If current latch decoder circuits are operating properly, check the positive current comparator (A6Z4, R32, R34, R43) and the negative reference inverter (A6Q3, Z3). | Table 5-9. Unable to Current Latch at Turn-On NOTE: Positive voltage equals logic level "1"; logic level "0" equals approximately 0V. | STEP | ACTION | RESPONSE | CONCLUSION | |------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Turn unit off.<br>Measure Impe-<br>dance between<br>2 and TP98. | a. Impedance≥5Kn<br>b. Impedance<5Kn | <ul><li>a. Relay A4K1 probably working, go to Step 2.</li><li>b. Relay A4K1 defective causing false resetting of latching flipflop.</li></ul> | | 2 | Connect voltmeter common to 2 . Turn unit on (Do not GATE). Check | a. Logic level "0"<br>b. Logic level "1" | a. No latch go to Step 3. b. Latch circuit on A6 board is operating, check latch circuit on A7 board (paragraph 5-67). | | 3 | Check TP20 | <ul><li>a. Logic level "1"</li><li>b. Voltage magnitude equals approximately -5V.</li></ul> | <ul><li>a. Buffer stage A6Q21 probably working, go to Step 4.</li><li>b. Buffer stage A6Q21 not working, check A6Q21 for short.</li></ul> | | 4 | Check TP14 | a. Logic level "0" b. Logic level "1" | a. A6Q20 probably working. Reset amplifier may be defective. Check A6 Q24 for short and A6Q22 for open. If reset amplifier is working properly, go to Step 5. b. Check A6Q20 for short. | | 5 | With an oscilloscope, observe operation of A4K1 (TP98) and turnon of power (TP88). Both referenced to 2 . | a. TP98 goes low<br>≈200ms after power on.<br>b. TP98 goes low<br><200ms after power on. | a. Delay for A4K1 working;<br>check complete.<br>b. Check -12V delayed circuit es-<br>pecially A4C10, CR22 for shorts<br>(see Figure 7-2, sheet 4). | Table 5-10. Unable to Current Latch at Latch Settings NOTE: Logic level "1" equals a positive voltage, logic level "0" equals approximately 0V. | STEP | ACTION | RESPONSE | CONCLUSION | |------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Turn unit off. Measure impedance from TP18 to 2 (connect positive meter lead to TP18) | a. Impedance >lKn b. Impedance < lKn | a. Go to Step 2 b. C <sub>T</sub> terminals on barrier strip are shorted or electrolytic capacitor used is connected with reverse polarity. | | 2 | Short the output ter- minals and turn unit on. Program the current latch and voltage mag- nitude values in question then Gate unit. | a. Output current <20mA b. Output current ≥100% of rated out- put | a. Check completed. Problem caused by improper setting of current latch value or current latch not calibrated (see paragraph 5-79) b. Latch circuits not working, go to Step 3. | | 3 | Connect meter common<br>to 2 and check TP21 | a. Logic level "l" | a. Current latch circuits on A6 board operating properly, check current latch circuit on A7 board (see paragraph 5-67). | | - | | b. Logic level "0" | b. A6 latch circuits not working, go to Step 4. | | 4 | Check TP20 | a. Logic level "l" | a. Buffer stage A6Q21 probably working, go to Step 5. | | | | b. Voltage magnitude<br>equals approximately<br>-5V | b. Check Buffer Stage A6Q21 for short. | | 5 | Check TP19 | a. Logic line "0"<br>b. Logic level "1" | <ul> <li>a. Latching flip-flop probably working, go to Step 6.</li> <li>b. Check latching flip-flop transistor A6Q20 for short and A6C5 for open.</li> </ul> | | 6 | Check TP18 | a. Logic level "0" | a. Level detector (A6Q17, Q18)<br>probably working, go to Step 7. | | | | b. Logic level "1" | b, Level detector not working,<br>Check A6Q17 for open and A6Q18<br>for short, | | 7 | Check TP17 | <ul><li>a. Logic level "1"</li><li>b. Voltage magnitude &lt; + 0.5V</li></ul> | a. Variable delay A6Q16 probably working, go to Step 8. b. Check A6Q16 for short | Table 5-10. Unable to Current Latch at Latch Settings (Continued) NOTE: Logic level "1" equals a positive voltage, logic level "0" equals approximately 0V. | STEP | ACTION | RESPONSE | CONCLUSION | |------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | 8 | Check TP35 and TP36 | a. Both logic level | a. Go to Step 9 | | | | b. Either equals approximately -13V. | b. CR1, CR2, or VR2 open | | | | c. Both equal approximately -13V. | c. CR1 and CR2 open, go to Step<br>9. | | 9 | Connect voltmeter<br>common to TP99 and "<br>check TP15 | a. Voltage magnitude<br>equals 0.625V ±10% | a. Current sampling circuit oper-<br>ating properly, go to Step 10. | | | | b. Voltage magnitude<br>does not equal 0.625V<br>± 10% | <ul><li>b. Check current sampling resistor and interconnections.</li></ul> | | 10 | Set current latch to<br>500mA. With volt-<br>meter common connect-<br>ed to TP99, check the<br>NEG REF (TP100). | a. Voltage equals<br>+0.625V ±10% | a. Current latch decoder operating properly. Check the negative current comparator (A6Z4,R31,R33,R39) Proceed to Step 11. | | | | b. Voltage does not<br>equal +0.625V ±10% | .b. Check current latch decoder (see paragraph 5-63). | | | Check POS REF (TP101) with meter common con-<br>nected to TP99 | a. Voltage equals<br>-0.625V ±10% | a. Negative reference inverter operating properly. Check positive current comparator (A6Z4,R32,R34, and R43). | | | | b. Voltage does not<br>equal -0.625V ±10% | b. Check negative reference inverter (A6Z3, Q23). | Table 5-11. Latch Status Troubleshooting | STEP | ACTION | RESPONSE | CONCLUSION | |------|-------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------| | 1 | Check the operation of<br>A6A5Q4 by first shorting<br>A6A5Q3 emitter to base and | a. Only one logic level<br>present | a. A6A5Q4 defective or A6A5Q3<br>shorted | | | then emitter to collector. Monitor the output with a voltmeter *connected between TP22 and 3 common. | b. Two logic levels<br>present | b. Remove short and proceed<br>to Step 2. | \*If there is no pull-up resistor (A6A5R8), use an ohmmeter. Table 5-11. Latch Status Troubleshooting (Continued) | STEP | ACTION | RESPONSE | CONCLUSION | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Check the operation of A6A5Q3 by shorting A6A5Q2 first emitter to collector and then emitter to base. Monitor the output after each operation as described in Step 1. | a. One logic level present b. Two logic levels present | a. A6A5Q3 defective or A6A5Q2 shorted b. Remove short and check the operation of the latch status photo isolator circuit (see paragraph 5-53). | Table 5-12. Overload Status Troubleshooting | STEP | ACTION | RESPONSE | CONCLUSION | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | If A6A6Q4 is in the circuit (see modifications sheet) test its operation by first shorting A6A6Q3 emitter to base. Monitor the output with a voltmeter * connected between TP25 and 3 common after each operation. | a. Only one logic level present b. Two logic levels present | a. A6A6Q4 defective or A6A6Q3 shorted. b. Remove short and proceed to Step 2. | | 2 | Check the operation of A6A6Q3 by shorting A6A6Q2 first emitter to collector and then emitter to base. Monitor the output after each operation as described in Step 1. | a. One logic level pres-<br>ent<br>b. Two logic levels pres-<br>ent | a. A6A6Q3 defective or A6A6Q2 shorted. b. Remove short and check the operation of the overload status photo-isolator circuit (see paragraph 5-53). | <sup>\*</sup> If there is no pull-up resistor (A6A6R8), use an ohmmeter. # 5-64 A7 POWER AMPLIFIER BOARD TROUBLE-SHOOTING 5-65 Before attempting to troubleshoot the power amplifier, it is important to classify the kind of trouble present according to the trouble symptoms. Generally, troubles in the A7 board generate two broad categories of symptoms: current latch problems and output voltage problems. For example, if output voltages can be programmed with no load but no current can be drawn when a load is added, the problem is most likely a current latch type. However, if output voltages cannot be programmed without a load, the problem is probably an output voltage type. 5-66 The A7 troubleshooting procedures thus, are divided into two categories according to fault symptoms. The symptoms listed in Table 5-3 can be related to these two categories. 5-67 <u>Current Latch Troubleshooting</u>. Current latch problems on the A7 board can be caused by the current latch circuits themselves (the current latch isolators and switch circuits) or subsequent circuits including the power amplifier, power output, or positive and negative bias circuits. Figure 5-9A presents a procedure for dividing the fault path between either the A7 current latch circuits or the power circuits. If this procedure indicates the fault is in the current latch circuits, Figure #### A. DETERMINE IF FAULT IS IN AT LATCH CIRCUITS OR IN AT POWER AMPLIFIER / POWER OUTPUT / POSITIVE-NEGATIVE BIAS CIRCUITS. CONNECT A 50 Q LOAD ACROSS (1) DVS OUTPUT METER READINGS CONNECT VOLT-METER METER TROUBLE IS IN CORRECT BETWEEN READS READS TEST SET-UP METER BETWEEN YES TURN POWER AMPLIFIER, (2) TP81 AND TP79 TP79 AND TP83 0 ± 0.8V 7±1V OFF DVS GO TO COMPLETE YES OUTPUT OR POSITIVE FIG. 5-10 OR NEGATIVE BIAS TOGGLE CONNECT VOLT-CIRCUITS. PROGRAM DVS TURN ON GATE METER BETWEEN, (5) SWITCH (6) TP79 AND TP83 (3) FOR O VOLTS DVS REPEAT STEPS (7) (4) AND (5) +267 CHECK +26V NORMA SUPPLY AT A7P1-19 TURN OFF DVS +26V TROUBLE IS IN A7 CURRENT LATCH CIRCUITS, KEEP SAME TROUBLE IN THE TEST SET-UP AND +26V SUPPLY SEE & BELOW SEE TABLE 5-2 B. LOCALIZE FAULT IN AT CURRENT LATCH CIRCUITS CONNECT VOLT-METER BEWEEN (1) TP78 AND TP79 METER READINGS METER METER YES TROUBLE IS IN CURRENT TURN OFF CORRECT BETWEEN READS 0±0.3V READS LATCH SWITCH CIRCUIT, 1.4 ± 0.4V TP79 AND TP80 YES DVS TRANSISTOR SWITCHES (A7Q8,Q9) AND ASSOCIATED COMPONENTS. TOGGLE CONNECT VOLT-(2) TURN ON DVS NO METER BETWEEN TP79 AND TP80 GATE (3)—SWITCH REPEAT STEPS NO NO (5) (2) AND (3) TROUBLE IS IN CURRENT LATCH ISOLATOR CIRCUIT, CHECK A7Q24 AND A7Q 25 STAGES Figure 5-9. A7 Power Amplifier Current Latch Troubleshooting 5-9B provides a procedure for localizing the fault to either the current latch isolator or the current latch switch stages. If the procedure of Figure 5-9A indicates that the fault is in the power circuits, the procedure given in Figure 5-10 can be used to localize the fault to the defective stage within the power circuits. 5-68 Output Voltage Troubleshooting. The power amplifier contains four functional circuits (current latch, gross current limit, feedback differential amplifier, and power amplifier) any one of which can cause a failure in output voltage (the failure being that output voltage is locked up or downfull positive or full negative-or zero). The first step in troubleshooting then, is to isolate the trouble to one of the four circuit groups. Once this is accomplished, the defective part of the faulty circuit can be located by more detailed troubleshooting. The following procedures will isolate trouble to one of the four circuit groups by systematically eliminating each circuit from the loop, one at a time, and noting if the output voltage returns to normal after each circuit isolation. - 1. Disconnect the load and insure that the output terminals are not short circuited. - 2. Program for OV output. - 3. Isolate the gross current limiters from the loop by opening the connection from A7CR23 and CR36 to the base of A7Q6. - 4. Program the output voltage 100 volts above and below 0 volts, in 5 volt steps. - 5. If the original trouble still exists, reconnect the gross current limiters and proceed - to Step (6). If the original trouble is eliminated, turn the DVS off and troubleshoot the gross current limiters (Table 5-13). - 6. Isolate the current latch circuits by opening the connection from diodes A7CR15 and CR20 to the power amplifier. - 7. Repeat Step (4). - 8. If the original trouble still exists, reconnect the current latch circuits and proceed to Step (9). If the original trouble is eliminated, turn the DVS off and troubleshoot the current latch circuits (Paragraph 5-67). - 9. Program the DVS for 0V output. - 10. Isolate the feedback differential amplifier from the output power stages by strapping A7Q6 base to emitter. - 11. Simulate the output of the feedback differential amplifier by connecting a 100 Ka potentiometer (set to mid position) between the collector of A7Q6 and $\boxed{1}$ . - 12. Slowly rotate the potentiometer shaft cw and ccw while observing the output voltage. - 13. If the output voltage tracks the potentiometer settings (indicating that the output power stages are normal) and the original trouble was a locked-down condition, proceed to Table 5-14. - 14. If the voltage tracks the potentiometer settings and the original trouble was a locked-up condition, proceed to Table 5-15. - 15. If the output voltage does not respond to the potentiometer settings, check the power amplifier (A7Q7 and Q10 through Q13) the bias networks (A7Q14 through Q17 and Q30 through Q33) and the output drivers (Q1 through Q6). - 16. Remove the strap and potentiometer from A7Q6. Table 5-13. Gross Current Limiters Troubleshooting | STEP | ACTION | RESPONSE | CONCLUSION | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 1 | With the load removed from the DVS, the output programmed for 0V, and the gross current limiters disconnected from the base of A7Q6, monitor the voltage at the anode of A7CR36. | -6 ±1Vdc | If the monitored voltage is positive, the negative gross current limiter is locked in the limiting state. Check A7Q18-20 | | 2 | Monitor the voltage at the cathode of A7CR23. | -0 ±1Vdc | If the monitored voltage is excessively negative, the positive gross current limiter is locked in the limiting state. Check A7Q21-23. | | -3 | Again monitor the voltage at the anode A7CR36, but this time connect a 100A, 50 watt load and increase output to a positive level sufficient to draw + 550mA. | Monitored voltage<br>switches to +4.5Vdc<br>at +550 ±50mA | If the voltage does not switch, the negative gross current limiter is not limiting. Check A7Q18-20. | Figure 5-10. Localize Current Latch Trouble Table 5-13. Gross Current Limiters Troubleshooting (Continued) | STEP | ACTION | RESPONSE | CONCLUSION | |------|--------------------------------|--------------------|----------------------------------| | 4 | Repeat Step 3, expect monitor | Monitored voltage | If the voltage does not switch, | | | the voltage at the cathode of | switches to -20V | the positive gross current limi- | | | CR23 and increase negative | (approximately) at | ter is not limiting. Check | | | output voltage to draw -550mA. | -550 ±50mA | A7Q21-23 | Table 5-14. Feedback Differential Amplifier Troubleshooting, Unit Locked Down (Full Negative) | STEP | ACTION | RESPONSE | CONCLUSION | |------|----------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | 1 | Short A7Q5 emitter to collector | a. Output voltage<br>remains low<br>b. Output volt-<br>age increases | <ul><li>a. A7Q6 shorted.</li><li>b. Remove short and proceed to Step 2.</li></ul> | | 2 | Short A7Q4 emitter to collector | <ul><li>a. Output voltage remains low</li><li>b. Output voltage increases</li></ul> | a. A7Q5 opened. b. Remove short and proceed to Step 3. | | 3 | Short A7Q3 base to emitter | a. Output voltage<br>remains low<br>b. Output voltage<br>increases | a. A7Q4 opened, A7Q3 shorted. b. Remove short and proceed to Step 4. | | 4. | Short A7Q1B emitter to collector | a. Output voltage<br>remains low<br>b. Output voltage<br>increases | a. A7Q2 defective b. Remove short. Check A7Q1A for short and Q1B for open. | Table 5-15. Feedback Differential Amplifier Troubleshooting, Unit Locked Up (Full Positive) | STEP | ACTION | RESPONSE | CONCLUSION | |------|-------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | 1 | Short A7Q5 emitter to base. | <ul><li>a. Output voltage remains high.</li><li>b. Output voltage decreases.</li></ul> | a. A7Q6 opened, A7Q5 shorted. b. Remove Q5 short and proceed to Step 2. | | 2 | Short A7Q2B emitter to collector and A7Q24 emitter to base. | a. Output voltage<br>remains high.<br>b. Output voltage<br>decreases. | a. A7Q4 shorted, A7Q3 opened, or A7Q2A shorted. b. Remove Q2 shorts and proceed to Step 3. | | 3 | Short A7Q1A emitter to collector, A7Q1B emitter to base. | a. Output voltage<br>remains high.<br>b. Output voltage<br>decreases. | a. A7Q2B opened or A7Q1B shorted. b. Remove shorts. Check A7Q1 for defects. | ## 5-69 ADJUSTMENT AND CALIBRATION 5-70 Adjustment and calibration may be required after performance testing, troubleshooting or repair and replacement. Perform only those adjustments that affect the operation of the faulty circuit and no others. All the controls referred to in these adjustments are shown on the component location diagrams in Section VII. ## 5-71 OUTPUT VOLTAGE ADJUSTMENT 5-72 Before proceeding to the following adjustment procedures, make the following preparations: 1. Strap the following terminals on the rear terminal strip of the $\ensuremath{\mathsf{DVS}}\xspace$ : - a. LO to LO S to GND - b. HI to HI S - 2. Connect the Pocket Programmer to the data input connector and set its switches as follows: - a. Set the INPUT LEVEL REF switch to DATA COM. - b. Set the MP/DCPS switch to DCPS. - c. Set the SOURCE SELECT switch to ${\tt EXT.}$ - d. Set the RANGE switch to X1. - e. Set the data and sign bit switches for an output of -0.5mV. (Refer to the appropriate Option Appendix for the correct data and sign bit coding). - f. Set the I LIMIT switches for a 500mA limit. - 3. Set the switch on the A2 board to the STORAGE DISABLE position. - 4. Connect a digital voltmeter across the ${\rm HI\ S}$ and LO S output terminals. - 5. Turn on DVS and momentarily depress GATE switch on Pocket Programmer to deactivate the current latch circuit. - 6. With the DVS programmed for an output of -0.5mV, test the voltage processing circuits by individually turning on each bit and observing the relative change in output voltage associated with each bit value. If any voltage bits are not functioning, calibration can not be accomplished (refer to troubleshooting procedures, paragraph 5-37). If all voltage bits are functioning, proceed as follows: ## -0.5 MILLIVOLT CALIBRATION - a. Turn DVS off. Remove bottom cover in order to gain access to potentiometer A7R9. Note that if the DVS is installed in a system, both the A3 and A7 boards must be placed in extender boards to perform this calibration. - b. Set all of the potentiometers on the A3 board (A3R18, A3R36, A3R52 through A3R59, and A3R100) to midrange. - c. Set the data and sign bit switches on the Programmer for an output of $-0.5\,\text{mV}$ . - d. Turn on DVS and momentarily depress GATE switch on the programmer. Allow a 30-minute DVS warm-up period. ## ——— CAUTION —— High voltages are present on the amplifier board A7. - e. Set the RANGE switch on the Programmer to the X10 position and measure the output voltage. - f. Set the RANGE switch to the X1 position and adjust A7R9 until a reading 1/10 the reading in step (e) is obtained. - g. Repeat steps (e) and (f) until no further adjustments are needed. $% \begin{array}{c} \left( 1-\frac{1}{2}\right) & 1-\frac{1}{2}\right$ - $^{\circ}$ h. Set the RANGE switch to the X10 position and adjust A3R100 for a reading of -5mV $\pm 1 \text{mV}.$ - i. Repeat steps (e) through (h) until no further adjustments are needed. ## POSITIVE 16.384 VOLT REFERENCE ADJUST j. On the Programmer, set the RANGE switch to X1 and the OUTPUT SIGN switch for negative $\label{eq:control} % \begin{subarray}{ll} \end{subarray} \end{subarra$ polarity. - k. Connect a digital voltmeter across capacitor A3C30. - 1. Adjust A3R36 for a reading of 16.396 $\pm$ .003V. # INDIVIDUAL BIT CALIBRATION m. The individual bits are adjusted in two groups (8192, 4096, 2048, 1024, and 512, 256, 128, 64) according to the table below. The adjustment of all bits in the first group should be completed before proceeding to the second group. If any potentiometer in a group is adjusted to its end stop, continue adjusting the remaining potentiometers in the group and then back off 10% on the potentiometer that reached its end stop. Reprogram the bit associated with the potentiometer that was adjusted to its end stop and then adjust A3R36 for the correct output voltage level: If A3R36 must be adjusted, the entire bit calibration procedure must be repeated. | Voltage Bit | Meter Reading | Potentiometer | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | 8192<br>4096<br>2048<br>1024 | $\begin{array}{l} -8192.5 \text{mV} \ \pm 100 \mu\text{V} \\ -4096.5 \text{mV} \ \pm 100 \mu\text{V} \\ -2038.5 \text{mV} \ \pm 100 \mu\text{V} \\ -1024.5 \text{mV} \ \pm 100 \mu\text{V} \end{array}$ | A3R52<br>A3R53<br>A3R54<br>A3R55 | | ~512<br>256<br>128<br>64 | -512.5mV ±30 µV<br>-256.5mV ±30 µV<br>-128.5mV ±30 µV<br>-64.5mV ±30 µV | A3R56<br>A3R57<br>A3R58<br>A3R59 | n. Check each of the remaining bits (32mV, 16mV, 8mV, 4mV, 2mV, 1mV, and 0.5mV) to insure that they are within $\pm 200 \mu V$ . If not, check the associated switching transistors and ladder network on the A3 board (see Figure 7-2, sheet 1). # POSITIVE ZERO VOLTAGE AND X10 FEEDBACK RESISTOR ADJUSTMENT CALIBRATION - o. Set the data and sign bits on the Programmer for an output of 0 volts. - p. Adjust A3R18 for $0V \pm 100 \mu V$ . - q. Turn on the 4096 bit and observe the voltage reading. - r. Set the Programmer RANGE switch to X10 and adjust A7R85 for 10 times and the reading in Step (q) $\pm 1 \, \mathrm{mV}$ . - y. Repeat Steps (p) through (r) until no further adjustments are necessary. - t. Turn off DVS and replace bottom cover or remove extender boards and replace boards as applicable. #### 5-73 METER ZERO - 5-74 To zero-set either the voltmeter or ammeter, proceed as follows: - a. Turn the instrument off. Wait one minute for power supply capacitors to discharge completely. - b. Insert sharp object (pen point or awl) into the small indentation near the top of the round black plastic disc located directly below the meter face - $\ensuremath{\text{c.}}$ Rotate the disc until meter reads exactly zero. ## 5-75 VOLTMETER ADJUSTMENT - 5-76 To adjust the calibration of the DVS voltmeter, proceed as follows: - a. On the Pocket Programmer, set the data bits, OUTPUT SIGN, and RANGE switches for a voltage output of $\pm 20$ V. - $\ensuremath{\text{b.}}$ Turn on DVS and press GATE switch on Programmer. - c. Set the DVS front panel VOLTAGE control to the 20V position and adjust A4R14 until meter reads $\pm 20V$ . - d. Set the data bit, OUTPUT SIGN, and RANGE switches for an output voltage of -20V. The voltmeter should read -20V. - e. If it does not, halve the error and adjust A4R14 accordingly. ## 5-77 AMMETER ADJUSTMENT - 5-78 To adjust the calibration of the DVS Ammeter proceed as follows: - a. Connect a 200 ohm, 50 watt, 1% resistor across the HI and LO output terminals. - b. On the Prøgrammer set the data bit, OUTPUT SIGN, and RANGE switches for an output voltage of $\pm\,100\text{V}_{\bullet}$ - $\ensuremath{\text{c.}}$ Turn on DVS and press GATE switch on Programmer. - d. Set the DVS front panel CURRENT switch - to 0.6A and adjust A4R24 until ammeter reads + 0.5A. - e. Set the data bit, OUTPUT SIGN, and RANGE switches for an output voltage of -100V. The meter should read -0.5A. - f. If it does not, halve the error and adjust A4R24 accordingly. ### 5-79 CURRENT LATCH ADJUSTMENT - 5-80 To calibrate the accuracy of the current latch circuit, proceed as follows: - a. Remove the A6 control board, and using the extender board, place A6 in the extended position. Short the $C_T$ terminals (rear barrier strip). - b. Connect a voltmeter across A6A6Q3 (Figure 7-2, Sheet 2). Connect meter positive to collector and common to emitter of A6A6Q3. When current latch occurs, the voltmeter will read approximately 0.7 volts. - c. Attach a 200 ohm, 50 watt, 1% load resistor across the HI and LO output terminals. - d. Set the switches on the Pocket Programmer for an output voltage of -4.00V and a current latch of 20mA. - e. Adjust potentiometers A6R19,R20,R21, and R108 fully clockwise. - f. Turn on DVS and press GATE switch on Pocket Programmer. Allow a 30-minute DVS warm-up period. - g. Adjust A6R19 ccw until the voltmeter indicates approximately 0.7V. - h. Program the voltage to $-10.00\mathrm{V}$ and the current latch to $50\mathrm{mA}$ . - Adjust A6R21 ccw until the voltmeter indicates approximately 0.7V. - j. Program the voltage to -14.00V and the current latch to $70 \, \text{mA.}$ - k. Adjust A6R20 until the voltmeter indicates approximately 0.7V. - l. Program the voltage to $\pm 4.00 \text{V}$ and the current latch to 20 mA. - m. Adjust A6R108 until voltmeter indicates approximately 0.7V. # SECTION VI REPLACEABLE PARTS ## 6-1 INTRODUCTION - 6-2 This section contains information for ordering replacement parts. Table 6-4 lists parts in alphanumeric order by reference designators and provides the following information: - a. Reference Designators. Refer to Table 6-1. - b. Description. Refer to Table 6-2 for abbreviations. - c. Total Quantity (TQ). Given only the first time the part number is listed except in instruments containing many sub-modular assemblies, in which case the TQ appears the first time the part number is listed in each assembly. - d. Manufacturer's Part Number or Type. - e. Manufacturer's Federal Supply Code Number. Refer to Table 6-3 for manufacturer's name and address. - f. Hewlett-Packard Part Number. - g. Recommended Spare Parts Quantity (RS) for complete maintenance of one instrument during one year of isolated service. - h. Parts not identified by a reference designator are listed at the end of Table 6-4 under Mechanical and/or Miscellaneous. The former consists of parts belonging to and grouped by individual assemblies; the latter consists of all parts not immediately associated with an assembly. # 6-3 ORDERING INFORMATION 6-4 To order a replacement part, address order or inquiry to your local Hewlett-Packard sales office (see lists at rear of this manual for addresses). Specify the following information for each part: Model, complete serial number, and any Option or special modification (J) numbers of the instrument; Hewlett-Packard part number; circuit reference designator; and description. To order a part not listed in Table 6-4, give a complete description of the part, its function, and its location. Table 6-1. Reference Designators | A<br>B<br>C<br>CB<br>CR<br>DS | = assembly = blower (fan) = capacitor = circuit breaker = diode = device, signal- | E = miscellaneous electronic part F = fuse J = jack, jumper K = relay L = inductor | |-------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------| | DS | = device, signal-<br>ing (lamp) | L = inductor M = meter | | İ | my (mip) | ivi = meter | Table 6-1. Reference Designators (Continued) | Р | = plug | V = vacuum tube, | |----|----------------------------|-------------------------------| | R | = transistor<br>= resistor | neon bulb,<br>photocell, etc. | | S | = switch | VR = zener diode | | T | = transformer | X = socket | | TB | = terminal block | Z = integrated cir- | | TS | = thermal switch | cuit or network | Table 6-2. Description Abbreviations | <del>/</del> | ··· | | ~ | | | |--------------|------|------------------------|------|------|-------------------------| | А | | ampere | mfr | *** | manufacturer | | ac | = | alternating | mod. | === | modular or | | 1 | | current | | | modified | | assy. | = | assembly | mtg | | mounting | | bd | | board | n | == | nano = 10 <sup>-9</sup> | | bkt | = | bracket | NC | = | normally closed | | °C | = | degree | NO | == | normally open | | | | Centigrade | NP | == | nickel-plated | | cd | === | card | n | | ohm | | coef | = | coefficient | obd | · == | order by | | comp | == | composition | | | description | | CRT | = | cathode-ray | OD | = | outside | | | | tube | | | diameter | | CT | | center-tapped | р | = | $pico = 10^{-12}$ | | dc | = | direct current | P.C. | | printed circuit | | DPDI | · == | double pole, | pot. | = | potentiometer | | | | double throw | р-р | = | peak-to-peak | | DPST | | double pole, | ppm | === | parts per | | | | single throw | | | million | | elect | = | electrolytic | pvr | == | peak reverse | | encar | ) == | encapsulated | | | voltage | | F | == | farad | rect | == | rectifier | | oF | === | degree | rms | = | root mean | | | | Farenheit | | | square | | fxd | = | fixed | Si | = | silicon | | Ge | = | germanium | SPDT | = | single pole, | | H | = | Henry | | | double throw | | Hz | = | Hertz | SPST | = | single pole, | | IC | = | integrated | | | single throw | | | | circuit | SS | *** | small signal | | ID | | inside diameter | T | | slow-blow | | incnd | = | incandescent | tan. | = | tantulum | | k | == | $kilo = 10^3$ | Ti | = | titanium | | m | = | milli = $10^{-3}$ | V | = | volt | | M | = | mega = 10 <sup>6</sup> | var | - | variable | | μ | = | $micro = 10^{-6}$ | ww | | wirewound | | met. | = | metal | W | _ | Watt | | <u> </u> | | | | | | Table 6-3. Code List of Manufacturers | COL | A CARTEST OF CONTROLS | |-------|------------------------------------------------------------------| | 0062 | 29 EBY Sales Co., Inc. Jamaica, N.Y. | | 0065 | | | 0085 | | | 0000 | | | 10226 | S. Carolina Div. Pickens, S.C. Allen Bradley Co. Milwaukee, Wis. | | 0112 | <b>1</b> | | 0125 | | | 0128 | | | 10106 | Lawndale, Calif. Texas Instruments, Inc. | | 0129 | 1 | | | Semiconductor-Components Div. | | 1 | Dallas, Texas | | 0168 | | | 0193 | Amerock Corp. Rockford, Ill. | | 0210 | | | 0211 | 4 Ferroxcube Corp. Saugerties, N.Y. | | 0260 | 6 Fenwal Laboratories Morton Grove, Ill. | | 0266 | Amphenol Corp. Broadview, Ill. | | 0273 | Radio Corp. of America, Solid State | | | and Receiving Tube Div. Somerville, N.J. | | 0350 | 08 G.E. Semiconductor Products Dept. | | | Syracuse, N.Y. | | 0379 | | | 0387 | | | | Wakefield, Mass. | | 0388 | 1 | | 0400 | | | | Hartford, Conn. | | 0407 | · · | | 0421 | | | 1 101 | Mineola, N.Y. | | 0440 | 1 | | | Palo Alto, Calif. | | 0473 | 1 | | " | Phoenix, Arizona | | 05 27 | | | 10027 | Semiconductor Dept. Youngwood, Pa. | | 0534 | | | 0582 | | | 0600 | | | 1 | Capacitor & Battery Dept. Irmo, S.C. | | 0600 | | | 10000 | Bridgeport, Conn. | | 0648 | | | 10040 | | | 0654 | 2 | | 10054 | | | 0655 | New Rochelle, N.Y. | | 10035 | | | 0000 | Penacook, N.H. | | 0666 | | | 1, | Indianapolis, Ind. | | 0675 | | | 1 | Phoenix, Arizona | | 0677 | | | 0681 | | | 1. | Van Nuys, Calif. | | | 7 Transistor Electronics Corp. | | 0713 | Minneapolis, Minn. | | CODE<br>NO. | MANUFACTURER ADDRESS | |----------------|-------------------------------------------------------------------------------------------| | 07138 | Westinghouse Electric Corp. Electronic Tube Div. Elmira, N.Y. | | 07263 | Fairchild Camera and Instrument<br>Corp. Semiconductor Div. | | 07387 | Mountain View, Calif. Birtcher Corp. The Los Angeles, Calif. | | 07397 | Sylvania Electric Prod. Inc. | | | Sylvania Electronic Systems | | 07716 | Western Div. Mountain View, Calif. IRC Div. of TRW Inc. Burlington Plant Burlington, Iowa | | 07910 | Continental Device Corp. Hawthorne, Calif. | | 07933 | Raytheon Co. Components Div. Semiconductor Operation Mountain View, Calif. | | 08484 | Breeze Corporations, Inc. Illnion, N. I. | | 08530 | Reliance Mica Corp. Brooklyn, N.Y. Sloan Company, The Sun Valley, Calif. | | 08717 | Sloan Company, The Sun Valley, Calif. | | 08730 | vemaline Products Co. inc. wyckoli, N.j. | | 08806 | General Elect, Co. Minia- | | 00062 | ture Lamp Dept. Cleveland, Ohio | | 08863<br>08919 | Nylomatic Corp. Norrisville, Pa. RCH Supply Co. Vernon, Calif. | | 09021 | Airco Speer Electronic Components Bradford, Pa. | | 09182 | *Hewlett-Packard Co. New Jersey Div. Rockaway, N.J. | | 09213 | General Elect, Co. Semiconductor Prod. Dept. Buffalo, N.Y. | | 09214 | General Elect, Co. Semiconductor Prod. Dept. Auburn, N.Y. | | 09353 | C & K Components Inc. Newton, Mass. | | 09922 | Burndy Corp. Norwalk, Conn. | | 11115 | Wagner Electric Corp. Tung-Sol Div. Bloomfield, N.J. | | 11236 | CTS of Berne, Inc. Berne, Ind. | | 11237 | Chicago Telephone of Cal. Inc.<br>So. Pasadena, Calif. | | 11502 | IRC Div. of TRW Inc. Boone Plant Boone, N.C. | | 11711 | General Instrument Corp Rectifier Div. Newark, N.J. | | 12136 | Philadelphia Handle Co. Inc. Camden, N.J. | | 12615 | U.S. Terminals, Inc. Cincinnati, Ohio | | 12617 | Hamlin Inc. Lake Mills, Wisconsin | | 12697 | Clarostat Mfg. Co. Inc. Dover, N. H. | | 13103 | Thermalloy Co. Dallas, Texas | | 14493 | *Hewlett-Packard Co. Loveland Div.<br>Loveland, Colo. | | 14655 | Cornell-Dubilier Electronics Div.<br>Federal Pacific Electric Co. | | 14936 | Newark, N.J. General Instrument Corp. Semicon- | | 15801 | ductor Prod. Group Hicksville, N.Y. Fenwal Elect. Framingham, Mass. | | 16299 | Corning Glass Works, Electronic | | | Components Div. Raleigh, N.C. | | | <u> </u> | $<sup>\</sup>star \text{Use Code 28480}$ assigned to Hewlett-Packard Co., Palo Alto, California Table 6-3. Code List of Manufacturers (Continued) | MANUFACTURE | CODE<br>NO. | MANUFACTURER ADDRESS | CODE<br>NO. | |-----------------------------------|----------------|-------------------------------------------------------------------------------------------------|-------------------------| | Amperite Co. In<br>Beemer Engrg. | 70563<br>70901 | Delco Radio Div. of General Motors Corp.<br>Kokomo, Ind. | 16758 | | Belden Corp. Bud Radio, Inc. | 70903<br>71218 | Atlantic Semiconductors, Inc. Asbury Park, N.J. | 17545 | | Cambridge Ther | 71279 | Fairchild Camera and Instrument Corp<br>Semiconductor Div. Transducer Plant | 17803 | | Bussmann Mfg.<br>Edison Co. | 71400 | Mountain View, Calif. Daven Div. Thomas A. Edison Industries | 17870 | | | 71450<br>71468 | McGraw-Edison Co. Orange, N.J. | 18324 | | I.T.T. Cannon Globe-Union In | 71468 | Signetics Corp. Sunnyvale, Calif. Bendix Corp. The Navigation and Control Div. Teterboro, N.J. | 19315 | | Centralab Div<br>General Cable | 71700 | Electra/Midland Corp. Mineral Wells, Texas | 19701 | | Wire Co. Div<br>Coto Coil Co. | 71707 | Fansteel Metallurgical Corp. No. Chicago, Ill. | 21520 | | Chicago Miniat | 71744 | Union Carbide Corp. Electronics Div. Mountain View, Calif. | 22229 | | Cinch Mfg. Co | 71785 | UID Electronics Corp. Hollywood, Fla. | 22753 | | B. Jones Div. | 77004 | Pamotor, Inc. Pampa, Texas | 23936 | | Dow Corning Co<br>Electro Motive | 71984<br>72136 | General Electric Co. Schenectady, N.Y. General Electric Co. Lamp Div. of Con- sumer Prod. Group | 24446<br>24455 | | Dialight Corp. | 72619 | Nela Park, Cleveland, Ohio | | | General Instrum | 72699 | General Radio Co. West Concord, Mass. | 24655 | | Drake Mfg. Co.<br>Elastic Stop Nu | 72765<br>72962 | LTV Electrosystems Inc Memcor/Com-<br>ponents Operations Huntington, Ind. | 24681 | | Amerace Esna<br>Erie Technologi | 72982 | Dynacool Mfg. Co. Inc. Saugerties, N.Y. National Semiconductor Corp. | 26982<br>27014 | | Hart Mfg. Co. | 73096 | Santa Clara, Calif. | | | Beckman Instru | 73138 | Hewlett-Packard Co. Palo Alto, Calif. | 28480 | | Helipot Div.<br>Fenwal, Inc. | 73168 | Heyman Mfg. Co. Kenilworth, N.J. IMC Magnetics Corp. | 28520<br>28875 | | Hughes Aircraft Dynamics Div | 73293 | New Hampshire Div. Rochester, N. H. SAE Advance Packaging, Inc. | 31514 | | Amperex Electro | 73445 | Santa Ana, Calif. | | | Bradley Semico | 73506 | Budwig Mfg. Co. Ramona, Calif. | 31827<br>33173 | | bradiey semico | 73300 | G.E. Co. Tube Dept. Owensboro, Ky. Lectrohm, Inc. Chicago, Ill. | | | Carling Electric | 73559 | P.R. Mallory & Co. Inc. | 37942 | | Federal Screw I | 73734 | Indianapolis, Ind. Muter Co. Chicago, Ill. | 42190 | | Heinemann Elec | 74193 | New Departure-Hyatt Bearings Div. | 43334 | | Hubbell Harvey | 74545 | General Motors Corp. Sandusky, Ohio | | | Amphenol Corp. | 74868 | Ohmite Manufacturing Co. Skokie, Ill. Penn Engr. and Mfg. Corp. | 44655<br>46384 | | E.F. Johnson C<br>IRC Div. of TRV | 74970<br>75042 | Doylestown, Pa. | 47004 | | *Howard B. Jon | 75183 | Polaroid Corp. Cambridge, Mass. Raytheon Co. Lexington, Mass. | 47904<br>49 <b>9</b> 56 | | Mfg. Corp. Kurz and Kasch | 75376 | Simpson Electric Co. Div. of American | 55026 | | Kilka Electric C | 75382 | Gage and Machine Co. Chicago, Ill. Sprague Electric Co. North Adams, Mass. | 56289 | | Littlefuse, Inc. | 75915 | Superior Electric Co, Bristol, Conn. | 58474 | | Minnesota Min | 76381 | Syntron Div. of FMC Corp. Homer City, Pa. | 58849 | | Minor Rubber C | 76385 | Thomas and Betts Co. Philadelphia, Pa. | 59730 | | James Millen N | 76487 | Union Carbide Corp. New York, N.Y. | 61637 | | i | | Ward Leonard Electric Co. | 63743 | | CODE<br>NO. | MANUFACTURER ADDRESS | |----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 70563<br>70901<br>70903<br>71218 | Amperite Co. Inc. Union City, N.J. Beemer Engrg. Co. Fort Washington, Pa. Belden Corp. Chicago, Ill. Bud Radio, Inc. Willoughby, Ohio | | 71279<br>71400 | Cambridge Thermionic Corp. Cambridge, Mass. Bussmann Mfg. Div. of McGraw & | | 71450<br>71468 | Edison Co. St. Louis, Mo. CTS Corp. Elkhart, Ind. I. T. T. Cannon Electric Inc. | | 71590 | Los Angeles, Calif.<br>Globe-Union Inc. | | 71700 | Centralab Div. Milwaukee, Wis. General Cable Corp. Cornish Wire Co. Div. Williamstown Mass | | 71707<br>71744 | Wire Co. Div. Williamstown, Mass. Coto Coil Co. Inc. Providence, R. I. Chicago Miniature Lamp Works Chicago, Ill. | | 71785 | Cinch Mfg. Co. and Howard B. Jones Div. Chicago, Ill. | | 71984<br>72136 | Dow Corning Corp. Midland, Mich. Electro Motive Mfg. Co. Inc. | | 72619<br>72699<br>72765 | Willimantic, Conn. Dialight Corp. Brooklyn, N.Y. General Instrument Corp. Newark, N.J. Drake Mfg. Co. Harwood Heights, Ill. | | 72962 | Elastic Stop Nut Div. of Amerace Esna Corp. Union, N.J. | | 72982<br>73096<br>73138 | Erie Technological Products Inc. Erie, Pa. Hart Mfg. Co. Hartford, Conn. Beckman Instruments Inc. | | 73168<br>73293 | Helipot Div. Fullerton, Calif. Fenwal, Inc. Ashland, Mass. Hughes Aircraft Co. Electron | | 73445 | Dynamics Div. Torrance, Calif. Amperex Electronic Corp. Hicksville, N.Y. | | 73506 | Bradley Semiconductor Corp. New Haven, Conn. | | 73559<br>73734 | Carling Electric, Inc. Hartford, Conn. Federal Screw Products, Inc. Chicago, Ill. | | 74193<br>74545<br>74868 | Heinemann Electric Co. Trenton, N.J.<br>Hubbell Harvey Inc. Bridgeport, Conn.<br>Amphenol Corp. Amphenol RF Div. | | 74970<br>75042<br>75183 | Danbury, Conn. E. F. Johnson Co. Waseca, Minn. IRC Div. of TRW, Inc. Philadelphia, Pa. *Howard B. Jones Div. of Cinch Mfg. Corp. New York, N.Y. | | 75376<br>75382<br>75915 | Kurz and Kasch, Inc. Dayton, Ohio Kilka Electric Corp. Mt. Vernon, N. Y. Littlefuse, Inc. Des Plaines, Ill. | | 76381<br>76385 | Minnesota Mining and Mfg. Co. St. Paul, Minn. Minor Rubber Co. Inc. Bloomfield, N.J. | | 76487 | James Millen Mfg. Co. Inc.<br>Malden, Mass. | | 76493 | J. W. Miller Co. Compton, Calif. | <sup>\*</sup>Use Code 71785 assigned to Cinch Mfg. Co., Chicago, Ill. Table 6-3. Code List of Manufacturers (Continued) | A CANADA CARRADER | CODE<br>NO. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | * | 76530<br>76854 | | Electro/Netics Corp. Crystal Lake, Ill. | 70001 | | 1 | 77068 | | | 77122 | | | 77147 | | i e | 77221 | | | 77252 | | | 77342 | | 3 | 77630 | | Resistance Products Co. Harrisburg, Pa. | 77764<br>78189 | | Elgin, Ill. | | | | 78452 | | | 78488 | | 1 | 78526 | | Electric Mfg. Co. Inc. Newburgh, N.Y. | 70552 | | | 78553<br>78584 | | | 79136 | | | 79307 | | 27 Continental-Wirt Electronics Corp. | 79727 | | Philadelphia, Pa. | 70000 | | 31 Mepco Div. of Sessions Clock Co. | 79963<br>80031 | | Morristown, N.J. | 80294 | | 42 Howard Industries Div. of Msl Ind. Inc. | 81042 | | Racine, Wisc. 73 Grayhill, Inc. La Grange, Ill. | 81073 | | 83 International Rectifier Corp. | 81483 | | El Segundo, Calif. | 01751 | | 99 Goodyear Sundries & Mechanical Co. Inc. | 81751<br>82099 | | New York, N.Y. Airco Speer Electronic Components Du Bois, Pa. | 82142 | | | 82219 | | Electronic Tube Div. Receiving | 01.010 | | Tube Operations Emporium, Pa. | | | 89 Switchcraft, Inc. Chicago, Ill. | 82389 | | 47 Metals and Controls Inc. Control Products Group Attleboro, Mass. | 82647 | | | 82866 | | " | 82877 | | | 82893 | | 1 | 83058 | | 86 Victory Engineering Corp. Springfield, N.J. | 83186 | | | 83298 | | *** | 83330 | | | 83385 | | | 83501 | | THE CHANGE HAVE CHICA CHICA CHICA CONTROL CONT | 00001 | | CODE<br>NO. | MANUFACTURER ADDRESS | |-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 83508 | Grant Pulley and Hardware Co.<br>West Nyack, N.Y. | | 83594 | Burroughs Corp. Electronic | | 83835<br>83877 | Components Div. Plainfield, N.J. U.S. Radium Corp. Morristown, N.J. Yardeny Laboratories, Inc. New York, N.Y. | | 84171<br>84411<br>86684 | Arco Electronics, Inc. Great Neck, N.Y. TRW Capacitor Div. Ogallala, Neb. RCA Corp. Electronic Components | | 86838<br>87034 | Rummel Fibre Co. Newark, N.J. Marco & Oak Industries a Div. of Oak Electro/netics Corp. Anaheim, Calif. | | 87216<br>87585 | Philco Corp. Lansdale Div. Lansdale, Pa. Stockwell Rubber Co. Inc. | | 87929<br>88140 | Philadelphia, Pa. Tower-Olschan Corp. Bridgeport, Conn. Cutler-Hammer Inc. Power Distribution and Control Div. Lincoln Plant Lincoln, Ill. | | 88245 | Litton Precision Products Inc, USECO | | 90634<br>90763<br>91345 | Div. Litton Industries Van Nuys, Calif.<br>Gulton Industries Inc. Metuchen, N.J.<br>United-Car Inc. Chicago, Ill.<br>Miller Dial and Nameplate Co. | | 91418<br>91506<br>91637<br>91662<br>91929 | El Monte, Calif. Radio Materials Co. Chicago, Ill. Augat, Inc. Attleboro, Mass. Dale Electronics, Inc. Columbus, Neb. Elco Corp. Willow Grove, Pa. Honeywell Inc. Div. Micro Switch | | 92825 | Freeport, Ill. Whitso, Inc. Schiller Pk., Ill. | | 93332 | Sylvania Electric Prod. Inc. Semi-<br>conductor Prod. Div. Woburn, Mass. | | 93410 | Essex Wire Corp. Stemco Controls Div. Mansfield, Ohio | | 94144 | Raytheon Co. Components Div. Ind. Components Oper. Quincy, Mass. Wagner Electric Corp. | | 94222<br>95263<br>95354 | Tung-Sol Div. Livingston, N.J. Southco Inc. Lester, Pa. Leecraft Mfg. Co. Inc. L.I.C., N.Y. Methode Mfg. Co. Rolling Meadows, Ill. Bendix Corp. Microwave | | 95712<br>95987<br>96791 | Devices Div. Franklin, Ind. Weckesser Co. Inc. Chicago, Ill. Amphenol Corp. Amphenol | | 97464 | Controls Div. Janesville, Wis. Industrial Retaining Ring Co. | | 97702 | Irvington, N.J. IMC Magnetics Corp. Eastern Div. | | 98291<br>98410<br>98978 | Westbury, N.Y. Sealectro Corp. Mamaroneck, N.Y. ETC Inc. Cleveland, Ohio International Electronic Research Corp. Burbank, Calif. | | 99934 | Renbrandt, Inc. Boston, Mass. | Table 6-4. Replaceable Parts | REF. | | | | N / TO TO | 1 175 | T | |---------------|------------------------------------------------|-------|------------------------|--------------|------------------------|------------| | DESIG. | DESCRIPTION | TQ | MFR。PART NO。 | MFR.<br>CODE | HP PART NO. | RS | | 1.7 1.7.1 ( ) | | 3. 4 | 7.11 1/0 1 121/1 1/0 v | OCDL | 1 131/1 140% | 100 | | Al | Input Board | · | Refer to proper Opt | ion Append | lix | • | | AlAl | Isolator circuit | 1 1 | | • | 1 | 1 | | CR1,2 | Dìode Si 200mA 75V | 2 | | 28480 | 1901-0050 | 2 | | Q1,2 | SS NPN Si | 2 | | 28480 | 1854-0071 | 2 | | R1,2,3 | | • | Refer to proper Opt: | ion Append | • | • | | R4 | fxd, comp 750 <sub>A</sub> ±5%, 1/2W | 1 1 | EB-7515 | 01121 | 0686-7515 | 1 | | R5 | fxd, comp 82 \( \pm \pm \) ±5%, 1/4W | 1 1 | CB-8205 | 01121 | 0683-8205 | 1 | | R6 | fxd, comp 750a ±5%, 1/4W | 1 | CB-7515 | 01121 | 0683-7515 | 1 | | Z1 | Photo-Isolator | 1 | | 28480 | 1990-0407 | 1 | | | | | | | | | | A1A2 through | | | | | | | | AlAl7 | Same as AlAl | 16 | | | | | | A1C1-3 | fxd, ceramic .47µF 25Vdc | 3 | | 28480 | 0160-0174 | 1 | | C4 | fxd. ceramic .1µF 50Vdc | 2 | | 28480 | 0150-0121 | 1 1 | | C5 | fxd, mica 390pF 300Vdc | 1 | RDM15F39153C | 72136 | 0140-0200 | 1 | | C6 | fxd. mylar.01µF 200Vdc | 1 | 292P10352-PTS | 56289 | 0160-0207 | li | | C7 | fxd. ceramic .1µF 50Vdc | 1 1 | 202110002 110 | 28480 | 0150-0121 | 1 1 | | CR1-4 | Diode, Si 200mA 75V | 4 | | 28480 | 1901-0050 | 4 | | Q1 | Elouet St Stolling Tov | , . | Refer to Instrument | • | • | 1 3 | | | SS NPN Si | 4 | | | 1854-0071 | 4 | | Q6 | , 55 14114 51 | 1 - 1 | Refer to proper Opti | • | • | 1 - | | Q7 | | | Refer to Instrument | | | | | R1.2.3 | | | Refer to proper Opti | | | | | R4 | | | Refer to Instrument | | | | | R5 | fxd. comp 1Ka ±5%, 1/4W | 3 | CB-1025 | 01121 | 0683-1025 | 1 1 | | R6 | fxd, ww 100n ±5%. 3W | 2 | 242E | 56289 | 0813-0050 | 1 | | R7 | fxd, met film 11Kn ±2%. 1/8W | 1 | MF4C TD | 30983 | 0757-0949 | 1 | | R8 | fxd. met film 7.5Kn ±1%, 1/8W | 1 | Type CEA T-0 | 07716 | 0757-0440 | 1 | | R9 | fxd comp 1Ka ±5%. 1/4W | | CB-1025 | 01121 | 0683-1025 | 1 1 | | R10 | fxd. ww 100 <sub>A</sub> ±5%. 3W | | 242E | 56289 | 0813-0050 | | | R11 | fxd. comp 3Ka ±5%. 1/4W | 1 | CB-3025 | 01121 | 0613 0030 | 1 | | R12 | fxd. comp 910a ±5%, 1/2W | 1 | EB-9115 | 01121 | 0686-9115 | 1 | | R13 | fxd, comp 750n ±5%, 1/2W | 1 1 | EB-7515 | 01121 | 0686-7515 | 1 | | R14 | fxd, comp 750n ±5%, 1/2W | 2 | CB-7515 | 01121 | 0683-7515 | 1 | | R15 | 1xa, comp /30x 23%, 1/4W | 4 | Refer to proper Opti | • | • | 1 , | | R16 | fxd, comp 82a ±5%, 1/4W | 1 2 1 | CB-8205 | 01121 | 0683-8205 | <b>l</b> 1 | | R17.18.19 | ind, composition, 1/4w | 1 2 1 | Refer to proper Opti | 1 | ŧ | 1 * | | R20 | fxd, comp 1Kn ±5%. 1/4W | l i | CB-1025 | 01121 | 0683-1025 | 1 | | R21 | fxd, comp 750a ±5%. 1/4W | | CB-7515 | 01121 | 0683-7515 | | | R22 | fxd, comp 82A ±5%. 1/4W | | CB-7313<br>CB-8205 | 01121 | 0683-8205 | | | R23 | fxd, comp 10Kn ±5%. 1/4W | 1 | CB-8205<br>CB-1035 | 01121 | 0683-8205 | 1 , 1 | | VR1 | Diode, zener 4.22V 400mW | 2 | OD-1022 | 28480 | 1 | 1 | | VR2 3 | Diode, zener 4.22V 400mW | 2 | SZ11213-54 | 04713 | 1902-3070<br>1902-0533 | 2 2 | | VR4 | Diode, zener 4.33V<br>Diode, zener 4.22V 400mW | " | 0711719-94 | 28480 | 1 | - | | VR4<br>VR5 | Diode, Seliel 4.25/ 400MM | 1 1 | Refer to proper Opti | • | 1902-3070 | ' | | Z1,2 | Photo-Isolator | 2 | Nexer to proper Opti | 28480 | 1990-0407 | 2 | | Z3,4 | Monostable Multivibrator, IC | 2 | SN13617 | 01295 | 1820-0261 | 2 | | | | | | | | <b>-</b> | | A2 | Logic Plug-In Board | , , | Refer to proper Opti | | | | | C1 | fxd, ceramic $.47\mu F$ 25Vdc | 6 | | 28480 | 0160-0174 | 2 | | C2 | fxd, Mica 150pF 300Vdc | 1 | RDM15F151J3C | 72136 | 0140-0196 | 1 | | C4-8 | fxd, ceramic .47µF 25Vdc | | | 28480 | 0160-0174 | | | C9 | fxd, tant. 4.7μF 6Vdc | 1 | 150D475X5006A2-D | YS 56289 | 0180-1954 | ] | | REF. | | | | MFR. | HP | | |---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | DESIG. | DESCRIPTION | TQ | MFR. PART NO. | CODE | PART NO. | RS | | DESIG. A2DS1 Q1-3 R1 R2 R3 R4 R5 R6 R7 R8 R9,10 S1 Z1-4 Z5 Z6 Z7,8 Z9-12 | DESCRIPTION Lamp, 6Vdc incandescent SS NPN Si fxd, comp 1Kn ±5%, 1/4W fxd, comp 4.7Kn ±5%, 1/4W fxd, comp 1Kn ±5%, 1/4W fxd, comp 200n ±5%, 1/4W fxd, film 30.1Kn ±1%, 1/8W fxd, comp 5.1Kn ±5%, 1/4W fxd, comp 510n ±5%, 1/4W fxd, comp 2Kn ±5%, 1/4W fxd, comp 1Kn ±5%, 1/4W fxd, comp 1Kn ±5%, 1/4W fxd, comp 1Kn ±5%, 1/4W fxd, comp 1Kn ±5%, 1/4W fxd, comp 1Kn ±5%, 1/4W Switch, slide DPDT 4-2 Input NAND Gate, IC Monostable Multivibrator, IC Hybrid Resistive Network, IC | TQ 1 3 4 1 1 1 1 1 1 2 | MFR. PART NO. 2305RA CB-1025 CB-4725 CB-1025 CB-2015 CB-5125 CB-5115 CB-2025 CB-1025 Refer to proper Option SN13617 Refer to proper Option SP 13617 | CODE 11115 28480 01121 01121 01121 28480 01121 01121 01121 28480 ion Append 28480 01295 28480 | PART NO. 2140-0324 1854-0071 0683-1025 0683-4725 0683-2015 0757-0453 0683-5115 0683-2025 0683-1025 3101-0932 dix 1820-0054 1820-0261 1810-0041 | RS 1 3 1 1 1 1 1 1 1 1 1 1 2 2 | | 73-17 | | | Refer to proper ()pt | on Append | 11X<br> | | | A3 A3A1 A3A2C1 C2 CR1-3 Q1 Q2 Q3 R1 R2 R3 R4,5 | D to A Converter Plug-In Board NOT USED fxd, ceramic .001μF 500Vdc fxd, ceramic .005μF 100V Diode, Si 200mA 75V SS NPN Si SS PNP Si SS NPN Si fxd, comp 3.3Kn ±5%, 1/2W fxd, comp 12Kn ±5%, 1/2W fxd, comp 2.2Kn ±5%, 1/2W fxd, comp 10Kn ±5%, 1/2W | 1<br>1<br>3<br>1<br>1<br>1<br>1<br>2 | EB-3325<br>EB-1235<br>EB-2225<br>EB-1035 | 28480<br>28480<br>28480<br>28480<br>28480<br>28480<br>01121<br>01121<br>01121<br>01121 | 5060-6192<br><br>0160-3398<br>0160-2639<br>1901-0050<br>1854-0087<br>1853-0078<br>1854-0317<br>0686-3325<br>0686-1235<br>0686-2225<br>0686-1035 | 1<br>1<br>3<br>1<br>1<br>1<br>1<br>1 | | A3A3 through<br>A3A15 | Same as A3A2 | 13 | | | | | | A3A16C1<br>C2<br>CR1-3<br>Q1<br>Q2<br>Q3 | fxd, ceramic .001μF 500Vdc<br>fxd, ceramic .005μF 100V<br>Diode, Si 200mA 75V<br>SS NPN Si<br>SS PNP Si<br>SS NPN Si | 1<br>3<br>1<br>1 | | 28480<br>28480<br>28480<br>28480<br>28480<br>28480 | 0160-3398<br>0160-2639<br>1901-0050<br>1854-0087<br>1853-0078<br>1854-0317 | 1<br>1<br>3<br>1<br>1 | | A3A16R1<br>R2<br>R3<br>R4,5<br>R6 | fxd, comp 3,3Kn ±5%, 1/2W<br>fxd, comp 10Kn ±5%, 1/2W<br>fxd, comp 2.2Kn ±5%, 1/2W<br>fxd, comp 10Kn ±5%, 1/2W<br>fxd, comp 33Kn ±5%, 1/2W | 1<br>3<br>1<br>2 | EB-3325<br>EB-1035<br>EB-2225<br>EB-1035<br>EB-3335 | 01121<br>01121<br>01121<br>01121<br>01121 | 0686-3325<br>0686-1035<br>0686-2225<br>0686-1035<br>0686-3335 | 1<br>1<br>1<br>1 | | A3AR-Z1<br>AR-R1<br>AR-R2<br>AR-R3<br>AR-R4 | Ref. Amp. 6.8V ±5% TC ±.0005% fxd, ww - Part of 5080-7139 fxd, film - Part of 5080-7139 fxd, film - Part of 5080-7139 fxd, film - Part of 5080-7139 | 1<br>1<br>1<br>1 | | 28480 | 5080-7139 | 1 | | REF. | | | | MFR. | HP | | |------------------|------------------------------------------------------------------|----------|---------------------------|----------------|-----------|----| | DESIG. | DESCRIPTION | TQ | MFR. PART NO. | CODE | PART NO. | RS | | A3C5 | fxd, mica 330pF 500Vdc | 1 | RCM15331J | 00853 | 0140-0168 | 1 | | C11 | fxd, ceramic .001µF 500Vdc | 1 | | 28480 | 0160-3398 | 1 | | C12 | fxd, mylar .01µF 200V | 1 | 192P10392 | 56289 | 0160-0161 | 1 | | C13,30 | fxd, elect. 22µF 35V | 2 | 150D226X0035R2 | 56289 | 0180-0160 | 1 | | C40,41 | fxd, elect, 1µF 35Vdc | 2 | 150D105X9035A2 | 56289 | 0180-0291 | 1 | | CR10-14 | Diode, Si 200mA 75V | 5 | 1001510071000111 | 28480 | 1901-0050 | 5 | | L1 | Ferrite Bead | 1 | | 28480 | 9170-0847 | 1 | | Q10 | SS PNP Si | 3 | | 28480 | 1853-0099 | 3 | | Q11 | Dual NPN Si | 1 | • | 28480 | 1854-0221 | 1 | | Q12 | SS NPN Si | 2 | | 28480 | 1854-0071 | 2 | | Q13 | SS NPN Si | 1 | | 28480 | 1854-0087 | 1 | | Q14 | SS NPN Si | 1 | | 28480 | 5080-7132 | 1 | | Q15,30 | SS PNP Si | _ | | 28480 | 1853-0099 | | | Q31 | SS·NPN Si | 2 | | 28480 | 1854-0244 | 2 | | Q32 | SS NPN Si | " | | 28480 | 1854-0071 | 4 | | Q40 | SS NPN Si | İ | | 28480 | 1854-0244 | | | R10 | fxd, comp 43Kn ±5%, 1/2W | 1 | EB-4335 | 01121 | 0686-4335 | 1 | | R11 | fxd, comp 3Kn ±5%, 1/2W | 1 | EB-3025 | 01121 | 0686-3025 | 1 | | R12 | fxd, met. film 1Kn ±1%, 1/4W | 1 | Type CCA T-0 | 07716 | 0757-0338 | 1 | | R13 | fxd, comp 2.4Kn ±5%, 1/2W | 1 | EB-2425 | 01121 | 0686-2425 | 1 | | R14 | fxd, met. film $200\text{Kn} \pm 1\%$ , $1/8\text{W}$ | 1 | Type CEA T-0 | 07716 | 0757-0472 | 1 | | R15 | fxd, met. film $160 \text{Kn} \pm 1\%$ , $1/8 \text{W}$ | 1 | Type CEA T-0 | 07716 | 0698-5092 | 1 | | R16 | fxd, ww 297 <sub>0</sub> ±1%, 1/4W 20ppm | 1 | Type R303B | 01686 | 0811-1929 | 1 | | R17 | fxd, ww 243a ±1%, 1/4W 20ppm | 1 | Type R303B | 01686 | 0811-1929 | 1 | | R18 | var. ww 500. (Type 100) | 1 | Model 100 | 11502 | 2100-0898 | | | R19 | fxd; ww 10Kn ±0.1%, TC ±2ppm | <u> </u> | Type 7007 | : 1 | | 1 | | R20A | fxd, ww 16Kn ±0.1%, 10 ±2ppm<br>fxd, ww 16Kn ±0.1% (Matched to | 1 + | Type /00/ | 01686 | 0811-2577 | 1 | | I KLOB | R20B) | 1 | Type 7007 | 01.00 | 0011 0257 | , | | R20B | fxd, ww 15.82Kn ±0.1% | 1 | | 01686 | 0811-2757 | 1 | | R21 | fxd, comp 1,8Kn ±5%, 1/2W | 1 | Type 7007 | 01686 | 0811-2757 | 1 | | R22 | fxd, met. film 7.5Kn ±1%, 1/8W | 1 | EB-1825 | 01121 | 0686-1825 | 1 | | R23 | fxd, met. film 7,5Kh ±1%, 1/8W | 2 | Type CEA T-0 Type CEA T-0 | 07716 | 0757-0440 | 1 | | R24 | fxd, comp 2.2Kn ±5%, 1/2W | 2 | EB-2225 | 07716 | 0698-5088 | 1 | | R25 | fxd, met. film 12Kn ±1%, 1/8W | 4 | | 01121 | 0686-2225 | 1 | | R26 | fxd, comp 2Ka ±5%, 1/2W | 1 | Type CEA T-0<br>EB-2025 | 07716 | 0689-5088 | , | | R27 | fxd, met, film 600n ±1%, 1/8W | 1 | | 01121 | 0686-2025 | 1 | | R30 | fxd, met. film $2K_{\Omega} \pm 1\%$ , $1/8W$ | 1 | Type CEA T-0 | 07716<br>07716 | 0757-1100 | 1 | | R31 | fxd, comp 51a ±5%, 1/2W | | Type CEA T-0 | 1 1 | 0757-0283 | 1 | | R34A | fxd, ww 2350a ±0.1% (Match to | 1 | EB-5105 | 01121 | 0686-5105 | 1 | | 1,010 | R34B) | ١, ١ | T 7007 | 01000 | 0031 1107 | , | | R34B | fxd, ww 1940 <sub>A</sub> ±0,1% | 1 | Type 7007 | 01686 | 0811-1167 | 1 | | R36 | Var. ww 1940A ±5, 1% | 1 9 | Type 7007 | 01686 | 0811-1167 | 1 | | R40 | fxd, comp 1.2Kn ±5%, 1/2W | 1 | Model 100 | 11502 | 2100-1450 | 2 | | R50 | fxd, met. film 1965±1%, 1/8W | i | EB-1225 | 01121 | 0686-1225 | 1 | | R51 | fxd, comp 18a ±5%, 1/2W | 1 | Type CEA T-O | 07716 | 0698-3440 | 1 | | R52-59 | var. ww 100. ±5% | 1 | EB-1805 | 01121 | 0686-1805 | 1 | | R60 | fxd, ww 19.96Kn ±.1%, TC ±2ppm | , | Model 100 | 11502 | 2100-1450 | , | | R61-67 | fxd, ww 19.96Kn ±.1%, TC ±2ppm<br>fxd, ww 19.96Kn ±.1%, TC ±5ppm | 1 7 | Type 7007 | 01686 | 0811-2574 | 1 | | R61-67<br>R68-76 | fxd, ww 19.96kn ±.1%, TC ±5ppm<br>fxd, ww 10Kn ±.1%, TC ±5ppm | 7 9 | Type 7007 | 01686 | 0811-2575 | 2 | | 1 | | 1 | Type E30 | 01686 | 0811-1994 | 2 | | R77,78<br>R79 | fxd, met. film 10Kn ±1%, 1/8W | 2 | Type CEA T-O | 07716 | 0757-0442 | 1 | | R80-86 | JUMPER<br>fxd, ww 20Kn ±.1% TC ±5ppm | 7 | Tuno 7007 | 01606 | 0011 0000 | | | R87-89, 91 | | | Type 7007 | 01686 | 0811-2609 | 2 | | R92 | fxd, met. film 20Kn ±1%, 1/8W<br>fxd, ww 150Kn ±, 1%, TC ± 5ppm | 4 | Type CEA T-O | 07716 | 0757-0449 | 1 | | N-24 | 170, 10 ± 5ppm | 1 | Type 7007 | 01686 | 0811-2763 | 1 | | REF.<br>DESIG. | DESCRIPTION | TQ | MFR. PART NO. | MFR.<br>CODE | HP<br>PART NO. | RS | |-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | A3R93<br>R94<br>R95<br>R96<br>R97<br>R98<br>R99<br>R100<br>R102<br>R103<br>VR30<br>VR31<br>VR40 | fxd, ww 100Kn ±.1%, TC ±5ppm<br>fxd, ww 408.2n ±.1%, TC ±5ppm<br>fxd, met. film 562Kn ±1%, 1/8W<br>fxd, met. film 139n ±1%, 1/8W<br>fxd, met. film 11Kn ±1%, 1/4W<br>fxd, met. film 390Kn ±1%, 1/4W<br>fxd, met. film 390Kn ±1%, 1/8W<br>var. ww 15Kn ±5%<br>NOT ASSIGNED<br>fxd, comp 5.6Kn ±5%, 1/2W<br>Diode, zener 4.22V 400mW<br>Diode, zener 5.62V 400mW | 1<br>1<br>1<br>1<br>1<br>1<br>-<br>1 | Type 7010 Type 7007 Type CEA T-O Type CEA T-O Type CEA T-O Type CEA T-O Type CEB T-O Type CEA T-O Model 100 EB-5625 | 01686<br>01686<br>07716<br>07716<br>07716<br>07716<br>11502<br><br>01121<br>28480<br>28480<br>28480 | 0811-1997<br>0811-2762<br>0757-0482<br>0698-4099<br>0757-0344<br>0698-5093<br>2100-0896<br><br>0686-5625<br>1902-3070<br>1902-3185<br>1902-3104 | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | A4<br>C1-3 | Power Supply Board NOT ASSIGNED | 1 | | 28480 | 06131-60023 | * | | C4, 5<br>C6, 7 | fxd, elect. 1,450µF 45Vdc<br>NOT ASSIGNED | 2 | | 28480 | 0180-1893 | | | C8, 9<br>C10<br>C11-C22 | fxd, elect. $200\mu F$ 175Vdc<br>fxd, elect. $100\mu F$ 25Vdc<br>fxd, ceramic .05 $\mu F$ 400V | 2<br>1<br>4 | 30D107G025DD2<br>33C 17A CDH | 28480<br>56289<br>56289 | 0180-1885<br>0180-0094<br>0150-0052 | 1 | | C23<br>CR1-4<br>CR5,6,7<br>CR8-21 | fxd, elect. 100µF 25Vdc<br>Rect. Si 1A 400 prv<br>Rect. Si 250mW 200 prv<br>Rect. Si 1A 400 prv | 18<br>4 | 30D107G025DD2<br>1N485B | 28480<br>28480<br>03877<br>28480 | 0180-0094<br>1901-0328<br>1901-0033<br>1901-0328 | 8 4 | | CR22<br>K1<br>Q1<br>R1-R3 | Rect. Si. 250mW 200 prv Relay, 6Vdc SS PNP Si. fxd, comp 560a ±5%, 1/2W | 1<br>1<br>3 | 1N485B<br>643-6V<br>EB-5615 | 03877<br>09023<br>28480<br>01121 | 1901-0033<br>0490-0513<br>1853-0099<br>0686-5615 | | | R4, 5<br>R6, 7<br>R8, 9 | fxd, comp 3.3Kn ±5% 1/2W<br>fxd, met. oxide 33Kn ±5% 2W<br>fxd, comp 51Kn ±5% 1W<br>fxd, comp 3Kn ±5% 1/2W | 3<br>2<br>2 | EB-3325<br>Type C42S<br>GB-5135<br>EB-3025 | 01121<br>16299<br>01121<br>01121 | 0686-3325<br>0764-0046<br>0689-5135<br>0686-3025 | 1 1 | | R10<br>R11<br>R12<br>R13 | fxd, comp 3.6Kn ±5% 1/2W<br>fxd, comp 9.1Kn ±5% 1/2W<br>fxd, comp 33Kn ±5% 1/2W | <b>-</b> | EB-3625<br>EB-9125<br>EB-3325 | 01121<br>01121<br>01121 | 0686-3625<br>0686-9125<br>0686-3325 | | | R14<br>R15<br>R16<br>R1 <b>7</b> | var. ww 5Kn ±5%<br>fxd, film 6.2Kn ±1% 1/8W<br>fxd, film 6Kn ±1% 1/8W<br>fxd, film 20.0Kn ±1% 1/8W | 1<br>1<br>1 | Type CT-100-4 Type CEA T-0 Type CEA T-0 Type CEA T-0 | 11236<br>07716<br>07716<br>07716 | 2100-0741<br>0698-5087<br>0698-3476<br>0757-0449 | 111111111111111111111111111111111111111 | | R18<br>R19<br>R20 | fxd, film 118Ka ±1% 1/8W<br>fxd, film 1Ka ±1% 1/8W<br>fxd, film 197a ±1% 1/4W | 1 | Type CEA T-0<br>Type CEA T-0<br>Type R303B | 07716<br>07716<br>01686 | 0698-3265<br>0757-0280<br>0811-1925 | 1 1 | | R21<br>R22<br>R23<br>R24 | fxd, film 10a ±1% 1/8W<br>fxd, film 42.2a ±1% 1/8W<br>Thermistor 64a ±10%<br>var. ww 10a ±5% | 1<br>2<br>1 | Type CEA T-0 Type CEA T-0 LB16J1 Type CT-100-4 | 07716<br>07716<br>02606<br>06486 | 0757-0346<br>0757-0316<br>0837-0023<br>2100-1767 | | | A4R25<br>R26<br>R27<br>T1<br>T2 | fxd, film 42.2a ±1% 1/8W<br>fxd, comp 200a ±5% 1/2W<br>fxd, comp 2Ka ±5% 1/2W<br>NOT ASSIGNED<br>Bias Transformer | junt junt | Type CEA T-0<br>EB-2015<br>EB-2025 | 07716<br>01121<br>01121<br>28480 | 0757-0316<br>0686-2015<br>0686-2025<br>5080-1773 | | | A5 C1 C2 | Interconnect Board fxd, film 0.01µF 200Vdc fxd, tant. 4.7µF 35Vdc | ************************************** | 192P10392<br>150D475X9035B2-DYS | 09182<br>56289 | 06131-60024<br>0160-0161<br>0180-0100 | 1 | | REF. | | - | | 7/17 | T T T | | |----------------|--------------------------------------------|--------|----------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | DESIG. | DESCRIPTION | TQ | MFR. PART NO. | MFR.<br>CODE | HP<br>PART NO. | RS | | 7 C C 2 | fxd, ceramic 0.1µF 50Vdc | 1 | 5C50B1-CML | 56289 | 0150-0121 | 1 | | A5C3<br>CR1-8 | Rect. Si. 1A 200 prv | 8 | OOODI OME | 28480 | 1901-0327 | _ | | J1-J6 | P.C. Board Edge Connectors | 6 | 252-22-30-340 | 71785 | 1251-1887 | 2 | | L1 | Inductor 1µH | 1 | | 28480 | 9100-2198 | 1 | | R3, 4 | fxd, ww 2.7n ±5% 2W | 3 | Type BWH | 07716 | 0811-1671 | 1 | | R5 | fxd, ww 1.25 \( \pm \pm 1 \) 4W | 1 | NS-2-18 | 91637 | 0811-2556 | 1 | | R6, 7 | fxd, comp 100a ±5% 1/2W | 2 | EB-1015 | 01121 | 0686-1015 | 1 | | R8 | fxd, comp 4.7a ±5% 1/2W | 1 | EB-0001 | 01121 | 0698-0001 | 1. | | R9 | fxd, ww 2.7 <sub>0</sub> ±5% 2W | | Type BWH | 07716 | 0811-1671 | | | R10 | fxd, film 4Kn ±1% 1/8W | 1 | Type CEA T-0 | 07716 | 0698-5808 | 1 | | R11 | fxd, film 1Kn ±1% 1/8W | 1 | Type CEA T-0 | 07716 | 0757-0280 | | | R12 | fxd, ww 10Kn ±0.1% 1/4W | 1 | Type E30 | 01686 | 0811-1994 | 1 | | A6 | Control Board | ····· | Refer to proper Opti | ion Append | lix | 1 | | A6A1 · | Input Isolator Circuit | 2 | | 28480 | 1901-0050 | 2 | | CR1,2<br>Q1,2 | Diode, Si 200mA 75V<br>SS NPN Si | 2 | | 28480 | 1854-0071 | 2 | | Q1,2<br>R1,2,3 | I NO WIN OT | ۵ | Refer to proper Opti | • | , | 1 4 | | R1, 2, 3 | fxd, comp 750 <sub>5</sub> ±5%, 1/2W | 1 | EB-7515 | 01121 | 0686-7515 | 1 1 | | R5 | fxd, comp 82 n ±5%, 1/4W | 1 | CB-8205 | 01121 | 0683-8205 | Ĩ | | R6 | fxd, comp 750 <sub>0</sub> ±5%, 1/4W | 1 | GB-7515 | 01121 | 0683-7515 | 1 | | zi | Photo-Isolator | 1 | ~~ . ~ ~ ~ | 28480 | 1990-0407 | 1 | | | , , , , , , , , , , , , , , , , , , , , | _ | | | | | | A6A2 through | | | | | arter district | | | A6A4 | Same as A6Al | | | | Arte de la constante con | | | | | | | | An all and a second a second and a second and a second and a second and a second an | | | A6A5 | Latch Status Isolator and Output | | | | WWW. | | | OD! O | Amplifier | _ | , | 20400 | 1001 0050 | 2 | | CR1,2<br>Q1-4 | Diode, Si 200mA 75V<br>SS NPN Si 😹 | 2<br>4 | | 28480<br>28480 | 1901-0050<br>1854-0071 | 4 | | Q1-4<br>R1 | SS NPN Si 🍇<br>fxd, comp 10Ka ±5%, 1/4W | 1 | CB-1035 | 01121 | 0683-1035 | 1 | | R2 | fxd, comp 1.3K <sub>A</sub> ±5%, 1/4W | J<br>T | EB-1325 | 01121 | 0686-1325 | 1 | | R3 | fxd, comp 750s ±5%, 1/2W | 1 | EB-7515 | 01121 | 0683-7515 | 1 | | R4 | fxd, comp 82 a ±5%, 1/4W | 1 | CB-8205 | 01121 | 0683-8205 | li | | R5 | fxd, comp 12Kn ±5%, 1/4W | 1 | CB-1235 | 01121 | 0683-1235 | ī | | R6 | fxd, comp 100 a ±5%, 1/4W | 1 | CB-1015 | 01121 | 0683-1015 | 1 | | R7 | fxd, comp 5.6Kn ±5%, 1/2W | 1 | EB-5625 | 01121 | 0686-5625 | 1 | | R8 | • • • • • • • • • • • • • • • • • • • • | , | Refer to proper Opt: | | | ' | | VR1 | | | Refer to proper Opt: | | | | | Z1 | Photo-Tsolator | 1 | | 28480 | 1900-0407 | 1 | | A6A6 | Overload Status Isolator and | | | | ************************************** | | | | Output Amplifier | | • | | | | | CR1,2 | Diode, Si 200ma 75V | 2 | | 28480 | 1901-0050 | 2 | | Q1 <b>-</b> 3 | SS NPN Si | 3 | | 28480 | 1854-0071 | 3 | | Q4 | • | | Refer to Instrument | Modificat | ion Sheet | - | | R1 | fxd, comp $10K_{\Lambda} \pm 5\%$ , $1/4W$ | 1 | CB-1035 | 01121 | 0683-1035 | 1 | | R2 | fxd, comp 1.3K $_{\Lambda}$ ±5%, 1/2W | 1 | EB-1325 | 01121 | 0686-1325 | 1 | | R3 | fxd, comp 750a ±5%, 1/2W | 1 | EB-7515 | 01121 | 0683-7515 | 1 | | R4 | fxd, comp 82 \( \pm \pm \) ±5%, 1/4W | 1 | CB-8205 | 01121 | 0683-8205 | 1 | | R5 | fxd, comp 12Ka ±5%, 1/4W | 1 | CB-1235 | 01121 | 0683-1235 | 1 | | R6 | fxd, comp $100_{\Lambda} \pm 5\%$ , $1/4W$ | 1 | CB-1015 | 01121 | 0683-1015 | 1 | | R7 | | | Refer to Instrument | | | | | R8 | | | Refer to proper Opt | | | | | VR1<br>Z1 | | 1 | Refer to proper Opt | ion Append<br> 28480 | ix<br> 1900-0407 | 1 1 | | ٦., | | , T | | 20400 | 1000.0401 | 1 | | A6Cl | fxd, mica 240pF 300Vdc | 4 | RDM15F241J3C | 00853 | 0140-0199 | 1 | | A6C2 fxd, ceramic .47μF 25Vdc 2 5C11B7 56289 0160 C3 fxd, mica 30pF 300Vdc 1 RDM15E300J3C 00853 0160 C4 fxd, mylar .001μF 200Vdc 3 192P10292 56289 0160 C5, 6, 7 fxd, mica 240pF 300Vdc RDM15F241J3C 00853 0140 C8 fxd, mylar 2200pF 200Vdc 1 192P22292 56289 0160 | Γ NO.<br>0-0174<br>0-2199 | RS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------| | C3 fxd, mica 30pF 300Vdc 1 RDM15E300J3C 00853 0160 C4 fxd, mylar .001µF 200Vdc 3 192P10292 56289 0160 C5,6,7 fxd, mica 240pF 300Vdc RDM15F241J3C 00853 0140 C8 fxd, mylar 2200pF 200Vdc 1 192P22292 56289 0160 | 1 | | | C3 fxd, mica 30pF 300Vdc 1 RDM15E300J3C 00853 0160 C4 fxd, mylar .001µF 200Vdc 3 192P10292 56289 0160 C5,6,7 fxd, mica 240pF 300Vdc RDM15F241J3C 00853 0140 C8 fxd, mylar 2200pF 200Vdc 1 192P22292 56289 0160 | 0-2199 | 1 | | C4 fxd, mylar .001µF 200Vdc 3 192P10292 56289 016<br>C5,6,7 fxd, mica 240pF 300Vdc RDM15F241J3C 00853 014<br>C8 fxd, mylar 2200pF 200Vdc 1 192P22292 56289 016 | | 1 | | C5,6,7 fxd, mica 240pF 300Vdc RDM15F241J3C 00853 014<br>C8 fxd, mylar 2200pF 200Vdc 1 192P22292 56289 016 | 0-0153 | 1 | | C8 fxd, mylar 2200pF 200Vdc 1 192P22292 56289 016 | 0-0199 | | | | 0-0154 | 1 | | | 0-0153 | | | C11 fxd, mylar .033uF 200Vdc 1 192P33392 56289 016 | 0-0163 | 1 | | C12 fxd, mica 150pF 300Vdc 1 RDM15F1 <b>5</b> 1J3C 00853 014 | 0-0196 | 1 | | C13,14 fxd, mica 390pF 300Vdc 2 RDM15F391J3C 00853 014 | 0~0200 | 1 | | C15 fxd, ceramic .1µF 50Vdc 1 5C50B1-CML 56289 015 | 0-0121 | 1 | | C16 fxd, tant. 4.7µF 35Vdc 1 150D475X9035B2-DYS56289 018 | 0-0100 | 1 | | / C17 fxd, ceramic .47μF 25Vdc 5C11BC 56289 016 | 0-0174 | | | | 1-0050 | 8 | | | 1-0050 | | | CR14, 15 Refer to proper Option Appendix | | | | | 10050 | | | | 1-0460 | 1 | | CR20 Diode, Si 200mA 75V 28480 190 | 1-0050 | | | A6Q1,2,3 SS NPN Si 17 28480 185 | 4-0071 | 8 | | Q4 SS NPN Si 6 2N3417 03508 185 | 4-0087 | 5 | | Q5.6 SS NPN Si 28480 185 | 4-0071 | | | Q8-13 SS PNP Si 9 28480 185 | 3-0099 | 5 | | Q14,15 SS NPN Si 28480 185 | 4-0071 | | | Q16-18 SS NPN Si 2N3417 03508 185 | 4-0087 | | | Q19,20 SS PNP Si 28480 185 | 3-0099 | | | | 4~0087 | | | | 3-0099 | | | | 4-0071 | | | | 4-0003 | 1 | | | 3-3925 | 1 | | | 3-3935 | 1 | | | 1~1763 | 1 | | | 3-5125 | 1 | | | 3-9125 | 1 | | | 3-2035 | 2 | | | 8~3157 | 1 | | | 0-2633 | 1 . | | | 0~2413<br>8~3496 | 1<br>1 | | | 3-2015 | 1 | | | 8-3476 | 1 | | | 8-3150 | 1 | | | 8-5808 | 1 | | | 7-0069 | 1 | | | 7-0480 | 1 | | | 7-0280 | 1 | | | 7-0442 | 1 | | | 7-0069 | - | | | 3-7515 | 1 | | | 7-0280 | | | | 3-2425 | 1 | | | 3-5125 | | | | 7-0946 | 1 | | REF.<br>DESIG. | DESCRIPTION | TQ | MFR. PART NO. | MFR.<br>CODE | HP<br>PART NO. | RS | |----------------|---------------------------------------------|-----|--------------------|----------------|------------------------|-----| | A6R43 | fxd, film 1Ka ±1%, 1/8W | | Type CEA T-O | 07716 | 0757-0280 | | | R44 | fxd, film 182 . ±1%, 1/8W | 1 | Type CEA T-O | 07716 | 0757-0406 | 1 | | R45 | fxd, film 8.2Kn ±2%, 1/8W | - | Type CEA T-O | 07716 | 0757-0946 | • | | R46 | fxd, film 11Ka ±1% 1/8W | 1 | Type CEA T-O | 07716 | 0757-0443 | 1 | | R47 | fxd, film 1.3K <sub>0</sub> ±1%, 1/4W | li | Type CEB T-O | 07716 | 0757-0735 | 1 | | R48 | fxd, film 1.21 $K_{\Omega}$ ±1%, 1/4W | 1 1 | Type CEB T-O | 07716 | 0757-0734 | 1 | | R49 | fxd, comp 5.1Kn ±5%, 1/4W | 1 * | CB-5125 | 01121 | 0683-5125 | 1 | | R50-52 | fxd, comp 10Kn ±5%, 1/4W | 9 | CB-1035 | 01121 | 0683-1035 | 1 | | R53,54 | fxd, comp 20Kn ±5%, 1/4W | ~ | CB-2035 | 01121 | 0683-2035 | - | | R55,56 | fxd, comp 10Kn ±5%, 1/4W | | CB-1035 | 01121 | 0683-1035 | | | R57,58 | fxd, comp 2Kn ±5%, 1/4W | 3 | CB-2025 | 01121 | 0683-2025 | 1 | | R59 | fxd, comp 5.1Kn ±5%, 1/4W | | CB-5125 | 01121 | 0683-5125 | | | R60 | fxd, comp 10Ka ±5%, 1/4W | 1 | CB-1035 | 01121 | 0683-1035 | | | R61-63 | fxd, comp 20Ka ±5%, 1/4W | | CB-2035 | 01121 | 0683-2035 | | | R64,65 | fxd, comp 5.1Kn ±5%, 1/4W | | CB-5125 | 01121 | 0683-2033 | | | R66 | fxd, comp 100 <sub>0</sub> ±5%, 1/4W | 1 | CB-1015 | 01121 | 0683-1015 | | | R67 | fxd, comp 1Ka ±5%, 1/4W | | CB-1015 | 01121 | 0683-1015 | 1 | | R73 | fxd, comp 4.7Kn ±5%, 1/4W | | CB-1025<br>CB-4725 | 01121 | 0683-1025 | 1 | | R74 | fxd, comp 20K <sub>0</sub> ±5%, 1/4W | ~ | CB-2035 | 01121 | 0683-2035 | 1 | | R75 | fxd, comp 6.2K <sub>\(\pi\)</sub> ±5%, 1/4W | 3 | CB-6225 | 01121 | 0683-2033 | 1 | | I | fxd, comp 100Kn ±5%, 1/4W | 2 | CB-0225<br>CB-1045 | 01121 | 0683-0225 | 1 | | R76 ks | fxd, comp 5,6Kn ±5%, 1/4W | | CB-1045<br>CB-5625 | 01121 | 0683-1045 | 1 | | R78 | fxd, comp 4.7Kn ±5%, 1/4W | 1 * | CB-3023<br>CB-4725 | 01121 | 0683-3625 | | | R79 | fxd, comp 2K <sub>1</sub> ±5%, 1/4W | 1 | CB-4725<br>CB-2025 | 01121 | 0683-4725 | 1 | | R80 | fxd, comp 20Ka ±5%, 1/4W | l | CB-2025<br>CB-2035 | 01121 | 0683-2025 | | | R81 | fxd, comp 2.7Kn ±5%, 1/4W | 1 | CB-2725 | 01121 | 0683-2035 | , | | R82 | fxd, comp $1K_{\Lambda} \pm 5\%$ , $1/4W$ | 1 + | CB-2725<br>CB-1025 | 01121 | 0683-2725 | 1 | | R83 | fxd, comp 200Kn ±5%, 1/4W | 1 | CB-1025<br>CB-2045 | 01121 | | , | | R84 | fxd, comp 5.1Kn ±5%, 1/4W | 1 1 | CB-2045<br>CB-5125 | 8 1 | 0683-2045 | 1 | | R85 | fxd, comp 3.1KA ±5%, 1/4W | 1 | CB-3125<br>CB-3335 | 01121 | 0683-5125 | , | | R86 | fxd, comp 82Kn ±5%, 1/4W | | CB-8235 | 01121 | 0683-3335 | 1 | | R87 | fxd, comp 82kh ±5%, 1/4W | | CB-0235<br>CB-3625 | 01121 | 0683-8235 | 1 | | R88 | fxd, comp 9.1K <sub>0</sub> ±5%, 1/4W | | 4 | 01121 | 0683-3625 | 1 | | R89,90 | fxd, comp 6.2Ka ±5%, 1/4W | 1 - | CB-9125 | 01121 | 0683-9125 | 1 | | R91 | fxd, comp $6.2K \land \pm 5\%$ , $1/4W$ | | CB-6225 | 01121 | 0683-6225 | | | R92 | fxd, comp 12K <sub>0</sub> ±5%, 1/4W | 1 | CB-1045<br>CB-1235 | 01121 | 0683-1045<br>0683-1235 | , , | | | fxd, comp 20Ka ±5%, 1/4W | 1 - | CB-1235<br>CB-2035 | 01121 | | 1 | | R96 | fxd, comp 1.3K <sub>A</sub> ±5%, 1/2W | | EB-1325 | 01121<br>01121 | 0683-2035<br>0686-1325 | | | R97 | fxd, comp 51Kn ±5%, 1/4W | 1 | CB-5135 | 01121 | 0683-5135 | 1 | | R98 | fxd, comp 750 \(\pm\ \pm\ \pm\ \), 1/4W | , | CB-7103<br>CB-7515 | 01121 | 0683-3133 | 7 | | R99 | fxd, comp 82 \(\text{\(\text{x}\)}\) 1/4W | | CB-8205 | 01121 | 0683-7313 | | | R100,101 | fxd, comp 10K <sub>0</sub> ±5%, 1/4W | | CB-1035 | 01121 | 0683-1035 | | | R102 | fxd, ww 390 <sub>n</sub> ±5%, 3W | 1 | 242E | 56289 | 0811-1799 | 1 | | R103 | fxd, comp 10K <sub>0</sub> ±5%, 1/4W | 1 + | CB-1035 | 01121 | 0683-1035 | 1 | | R105 | fxd, comp 10Meg ±5%, 1/4W | 1 | CB-1065 | 01121 | 0683-1065 | 1 | | R106 | fxd, film 10Kn ±1%, 1/8W | 1 | Type CEA T-O | | | 1 | | R107 | fxd, comp 5.6Meg ±5%, 1/4W | 1 | CB-5655 | 07716<br>01121 | 0757-0442<br>0683-5655 | 1 | | R107 | var, cermet 20Kn ±10% | 1 | 62-228-1 | 73138 | 2100-2514 | 1 | | R109 | fxd, ww 75 <sub>0</sub> ±5%, 5W | 1 | 243E | 56289 | 0812-0097 | 1 | | VR1 | Diode, zener 4.99V400mW | 1 | & W 1.1 | 28480 | 1902-3092 | 1 | | VR2 | Diode, zener 12.4V 400mW | 1 | | 28480 | 1902-3092 | 1 | | VR4-6 | Diode, zener 12.47 400mW | 3 | | 28480 | 1902-3183 | 3 | | Z1 | Hybrid Resistive Network IC | 1 | | 28480 | 1810-0041 | 1 | | Z2 | Quad 4-Bit Bistable Latch IC | 1 | SN7475 | 01295 | 1820-0876 | 1 | | Z3 | Operational Amplifier IC | 1 | SL8641 | 27014 | 1820-0223 | 1 | | Z4 | Dual Operational Amp | 1 | ~ m ~ v = * | 28480 | 1820-0223 | 1 | | • | Dage Obergreeting Hills | | | 20-200 | 1040-0034 | - 1 | | A7<br>C1<br>C2,3<br>C4<br>C5,6 | Amplifier Plug-In Board fxd, mica 330pF 500Vdc | 1 | | | 4 | 1 | |--------------------------------|---------------------------------------------------------|--------|-------------------|----------------|------------------------|--------| | G2,3<br>G4<br>G5,6 | fxd, mica 330pF 500Vdc | 1 | | 0.9182 | 06131-60022 | | | C4<br>C5,6 | | 2 | RCM15E331J | 84171 | 0140-0168 | 1 | | C5,6 | fxd, mylar 0.22μF 80Vdc | 2 | 192P2249R8 | 56289 | 0160-2453 | 1 | | | fxd, elect. lµF 35Vdc | 1 | 150D105X9035A2 | 56289 | 0180-0291 | 1 | | | fxd, mylar $0.0022 \mu F$ $200 V$ | 4 | 192P22292 | 56289 | 0160-0154 | 1 | | C7.8 | fxd, elect. 0.47µF 35Vdc | 3 | 150D474X9035A2 | 56289 | 0180-0376 | 1 | | C9 | fxd, mylar $0.0022\mu F$ 200V | | 192P22292 | 56289 | 0160-0154 | l | | C10 | fxd, mylar 0.0047 $\mu F$ 200Vdc | 3 | 192P47292 | 56289 | 0160-0157 | 1 | | C11 | fxd, mylar $0.0022\mu F$ $200V$ | | 192P22292 | 56289 | 0180-0154 | | | C12 | fxd, mylar 0.0047 $\mu$ F 200Vdc | | 192P47292 | 56289 | 0160-0157 | | | C13 | fxd, ceramic 0.001μF 500Vdc | 3 | 40C88A1 | 56289 | 0160-3398 | 1 | | C14 | NOT ASSIGNED | | | | | | | C15 | fxd, mylar 0.01µF 200Vdc | 1 | 192P10392 | 56289 | 0160-0161 | 1 | | C16 | fxd, mylar 0.022µF 200Vdc | 2 | 192P22392 | 56289 | 0160-0162 | 1 | | C17 | fxd, mica 330pF 500Vdc | | RCM15E331J | 84171 | 0140-0168 | | | C18 | fxd, elect. 0.47µF 35Vdc | | 150D474X9035A2 | 56289 | 0180-0376 | | | C19<br>C20 | fxd, ceramic 0.001µF 500Vdc | 1 | 40C88A1 | 56289 | 0160-3398 | 1 | | C21 | fxd, ceramic 100pF 1KVdc<br>fxd, ceramic 0.001µF 500Vdc | 1 | DD-101<br>40C88A1 | 71590 | 0160-2061 | Ţ | | C21 | fxd, mylar 0.0033µF 200V | 1 | 40008A1 | 56289<br>09182 | 0160-3398 | 1 | | C23 | fxd, mylar 0.0035μr 200V<br>fxd, mylar 0.022μF 200Vdc | 1 1 | 192P22392 | 56289 | 0160-0155<br>0160-0162 | 1 | | G24,25 | fxd, ceramic 0.47μF 25Vdc | 2 | 5C11B7 | 56289 | 0160-0174 | 1 | | C26 | fxd, elect. 5µF 150Vdc | 1 | 40D505F150DC4 | 56289 | 0180-0174 | 1 | | G27 | fxd, mylar 0.0047µF 200Vdc | 1 | 192P47292 | 56289 | 0160-1841 | * | | G28 | fxd, mylar 0.01µF 400Vdc | 1 | 663UW | 84411 | 0160-0381 | 1 | | CR1-CR14 | Diode, Si. 15V 400mW | 20 | 000011 | 09182 | 1901-0461 | 8 | | CR15 | Diode, Si. 75V 200mA | 17 | | 09182 | 1901-0050 | 8 | | CR16,17 | Stabistor, Si. 10prv | 3 | 1<br>1 | 09182 | 1901-0460 | 3 | | CR18 | Diode, Si. 15V 400mW | | | 09182 | 1901-0461 | | | CR19,20 | Diode, Si. 75V 200mA | | Ť | 09182 | 1901-0050 | | | CR21 | Stabistor, Si. 10prv | | | 09182 | 1901-0460 | | | CR22 | Diode, Si. 15V 400mW | | | 09182 | 1901-0461 | | | CR23 | Diode, Si. 75V 200mA | | | 09182 | 1901-0050 | | | CR24-CR27 | Diode, Si. 15V 400mW | | | 09182 | 1901-0461 | | | CR28-CR40 | Diode, Si. 75V 200mA | | | 09182 | 1901-0050 | | | K1 | Reed Relay and Coil Assembly | 1 | | 09182 | 5080-7127 | 1 | | | Reed Relay (Part of K1) | 1 | DRS-2 | 12617 | 0490-0727 | No. | | | Coil (Part of K1) | 1 | SF12P | 71707 | 0490-0728 | 1 | | K2 | Reed Relay | 1 | | 09182 | 0490-0399 | 1 | | Q1 | Diff. Amp, NPN | 1 | | 09182 | 1854-0221 | 1 | | Q2 | Diff. Amp, NPN | 1 7 | 03704277 | 09182 | 1854-0229 | 1 | | Q3,4 | SS NPN Si. | 7 | 2N3417 | 03508 | 1854-0087 | 7 | | Q5 | SS PNP Si. | 1 | | 09182 | 1853-0010 | 1 | | Q6<br>Q7 | SS PNP Si. | 1 | | 09182 | 1853-0038 | 1 | | Q8 | SS NPN Si.<br>SS NPN Si. | 1<br>2 | | 09182 | 1854-0232 | 1<br>2 | | Q9 | SS PNP Si. | 5 | | 09182<br>09182 | 1854-0071<br>1853-0099 | 5 | | Q10,11 | SS NPN Si. | 6 | : | 09182 | 1854-0271 | 5<br>6 | | Q12,13 | SS PNP Si. | 6 | | 09182 | 1853-0037 | 6 | | 014,15 | SS NPN Si. | | | 09182 | 1854-0271 | J | | Q16,17 | SS PNP Si. | | | 09182 | 1853-0037 | | | Q18, 19 | SS NPN Si. | | 2N341 <b>7</b> | 03508 | 1854-0087 | | | Q20-Q22 | SS PNP Si. | | | 09182 | 1853-0099 | | | Q23, 24, 25 | SS NPN Si. | | 2N3417 | 03508 | 1854-0087 | | | | | | | | · · · | | | REF.<br>DESIG. | DESCRIPTION | TQ | MFR. PART NO. | MFR.<br>CODE | HP<br>PART NO. | RS | |----------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------|------------------------|--------| | A7Q26 | SS PNP Si. | 1 | 40362 | 02735 | 1853-0041 | 1 | | Q27 | SS NPN Si. | | | 09182 | 1854-0071 | | | Q28 | SS NPN Si. | 1 | | 09182 | 1854-0244 | 1 | | Q29 | SS PNP Si. | | | 09182 | 1853-0099 | | | Q30,31 | SS NPN Si. | | | 09182 | 1854-0271 | | | Q32,33 | SS PNP Si. | | | 09182 | 1853-0037 | , | | R1 | fxd, film $1M_{\Lambda} \pm 1\% \frac{1}{4}W$ | 1 | Type CEB T-0 | 07716 | 0757-0344 | 1 | | R2<br>R3 | fxd, film $45K_{\Lambda} \pm 1\% \ 1/8W$<br>fxd, film $619_{\Lambda} \pm 1\% \ \frac{1}{4}W$ | | Type CEA T-0<br>Type CEB T-0 | 07716<br>07716 | 0698-5091<br>0757-0728 | 1<br>1 | | R4,5 | fxd, film 819A ±1% ¼W<br>fxd, film 200KA ±1% 1/8W | 2 | Type CEA T-0 | 07716 | 0757-0472 | 1 | | R6 | fxd, comp $1K_0 \pm 5\%$ $\frac{1}{2}$ W | 4 | EB-1025 | 01121 | 0686-1025 | 1 | | R7 | fxd, film 4.75Kn ±1% 1/8W | 1 | Type CEA T-0 | 07716 | 0757-0437 | 1 | | R8 | fxd, film $4.75$ Ka $\pm 1\%$ $1/8$ W | 1 1 | Type CEA T-0 | 07716 | 0698-3265 | î | | R9 | var. ww 100n ±5% | | Type 100 | 11502 | 2100-1450 | 1 | | R10,11 | fxd, film 21.5 <sub>0</sub> ±1% 1/8W | 2 | Type CEA T-0 | 07716 | 0698-3430 | 1 | | R12,13 | fxd, film 43Ka ±1% 1/8W | 2 | Type CEA T-0 | 07716 | 0698-5090 | 1 | | R14,15 | fxd, film 12Ka ±1% 1/8W | 3 | Type CEA T-0 | 07716 | 0698-5088 | 1. | | R16 | fxd, comp $1K_{\Omega} \pm 5\% \frac{1}{2}W$ | | EB-1025 | 01121 | 0686-1025 | | | R17,18 | fxd, film $510_{\Lambda} \pm 1\% \frac{1}{4}W$ | 2 | Type CEB T-0 | 07716 | 0698-5145 | 1 | | R19 | fxd, comp $100_{\Lambda} \pm 5\% \frac{1}{2}$ W | 2 | EB-1015 | 01121 | 0686-1015 | 1 | | R20 | fxd, film $12K_0 \pm 1\%$ $1/8W$ | | Type CEA T-0 | 07716 | 0698-5088 | - | | R21 | fxd, comp 1.3K <sub>0</sub> ±5% $\frac{1}{2}$ W | 2 | EB-1325 | 01121 | 0686-1325 | 1 | | R22,23 | fxd, comp $51a \pm 5\% \frac{1}{2}W$ | 2 | EB-5105 | 01121<br>01121 | 0686-5105<br>0686-5625 | 1<br>1 | | R24<br>R25 | fxd, comp 5.6Kn $\pm 5\% \frac{1}{2}$ W | 1 3 | EB-5625<br>EB-5615 | 01121 | 0686-5615 | 1 | | R25<br>R26 | fxd, comp $560_{\Lambda} \pm 5\% \frac{1}{2} W$<br>fxd, comp $510_{\Lambda} \pm 5\% \frac{1}{2} W$ | 2 | EB-5115 | 01121 | 0686-5115 | 1 | | R27 | fxd, comp $3 \text{Ka} \pm 5\% \frac{1}{2} \text{W}$ | 1 | EB-3025 | 01121 | 0686-3025 | ī | | R28 | fxd, comp 5.1K $_{\Delta}$ ±5% $\frac{1}{2}$ W | 4 | EB-5125 | 01121 | 0686-5125 | 1 | | R29 | fxd, comp $1K_{\Omega} \pm 5\% \frac{1}{2}W$ | and the same of th | EB-1025 | 01121 | 0686-1025 | | | R30 | fxd, comp 1.2K $_{\Lambda} \pm 5\% \frac{1}{2}$ W | 1 | EB-1225 | 01121 | 0686-1225 | 1 | | R31 | fxd, comp $2K_{\Lambda} \pm 5\% \frac{1}{2}W$ | 3 | EB-2025 | 01121 | 0686-2025 | 1 | | R32 | fxd, comp 36Ka $\pm 5\% \frac{1}{2}$ W | 2 | EB-3635 | 01121 | 0686-3635 | 1 | | R33 | fxd, comp $2K_{\Lambda} \pm 5\% \frac{1}{2}W$ | | EB-2025 | 01121 | 0686-2025 | | | R34 | fxd, comp $36K_{0} \pm 5\% \frac{1}{2}W$ | | EB-3635 | 01121 | 0686-3635 | ] | | R35 | fxd, comp $180 \text{K}_{\Delta} \pm 5\% \frac{1}{2} \text{W}$ | 2 | EB-1845 | 01121 | 0686-1845 | 1 | | R36<br>R37 | fxd, comp 910 $_{\Delta}$ ±5% $\frac{1}{2}$ W<br>fxd, comp 180K $_{\Delta}$ ±5% $\frac{1}{2}$ W | 1 | EB-9115<br>EB-1845 | 01121<br>01121 | 0686-9115<br>0686-1845 | 1 | | R37 | fxd, comp 180Kh ±3% ½ W<br>fxd, met. oxide 36Kh ±5% 2W | 1 | Type C42S | 16299 | 0698-3651 | . 1 | | R39 | NOT ASSIGNED | _ | way grave state at motor | | - | _ | | R40 | fxd, comp 2.7K <sub>\(\pi\)</sub> ±5% $\frac{1}{2}$ W | 2 | EB-2725 | 01121 | 0686-2725 | 1 | | R41 | fxd, comp $10_{0.0} \pm 5\% \frac{1}{2} W$ | 2 | EB-1005 | 01121 | 0686-1005 | 1 | | R42 | fxd, comp $5.1$ K $_{\Lambda} \pm 5\% \frac{1}{2}$ W | **** | EB-5125 | 01121 | 0686-5125 | 1 | | R43 | fxd, comp 510 $_{\Lambda} \pm 5\% \frac{1}{2} W$ | | EB-5115 | 01121 | 0686-5115 | | | R44 | fxd, comp 8.2K $_{\Delta}$ ±5% $\frac{1}{2}$ W | 2 | EB-8225 | 01121 | 0686-8225 | 1 | | R45 | fxd, film 221Ka ±1% 1/8W | 2 | Type CEA T-0 | 07716 | 0757-0473 | 1 | | R46 | fxd, film 825a ±1% 1/8W | 2 | Type CEA T-0 | 07716 | 0757-0421 | 1 | | R47 | fxd, film 7.5Kn ±1% 1/8W | 2 3 | Type CEA T-0<br>EB-1525 | 07716<br>01121 | 0757-0440<br>0686-1525 | 1 1 | | R48<br>R49 | fxd, comp 1.5Ka ±5% $\frac{1}{2}$ W fxd, comp 27Ka ±5% $\frac{1}{2}$ W | 3 | EB-1323<br>EB-2735 | 01121 | 0686-2735 | 1 | | R49<br>R50 | fxd, comp 1.3Kn ±5% ½ W | 2 | GB-1325 | 01121 | 0689-1325 | 1 | | R51 | NOT ASSIGNED | | | | | _ | | R52 | fxd, comp 2.7Kn $\pm 5\% \frac{1}{2}$ W | | EB-2725 | 01121 | 0686-2725 | | | R53 | fxd, comp $10_{\Lambda} \pm 5\% \frac{1}{2} \text{W}$ | | EB-1005 | 01121 | 0686-1005 | | | R54 | fxd, comp 5.1Ka $\pm 5\%$ $\frac{1}{2}$ W | | EB-5125 | 01121 | 0686-5125 | | | R55 | fxd, comp $100_{\Lambda} \pm 5\% \frac{1}{2} W$ | | EB-1015 | 01121 | 0686-1015 | | | R56 | fxd, comp $2K_{\Lambda} \pm 5\% \frac{1}{2}W$ | | EB-2025 | 01121 | 0686-2025 | | | REF.<br>DESIG. | DESCRIPTION | TQ | MFR. PART NO. | MFR.<br>CODE | HP<br>PART NO. | RS | |---------------------|-------------------------------------------------------------------------------------------------|----|--------------------|----------------|------------------------|-----| | A7R57 | fxd, film 221Ka ±1% 1/8W | | Type CEA T-0 | 07716 | 0757-0473 | | | R58 | fxd, film 825 \(\pi \pm \)1/8W | | Type CEA T-0 | 07716<br>07716 | Į. | | | R59 | fxd, film 7.5Kn ±1% 1/8W | | Type CEA T-0 | 07716 | 0757-0421 | | | R60 | fxd, film 7.5 $KA \pm 1/6$ 1/6 $VV$<br>fxd, comp 27 $KA \pm 5\% \frac{1}{2}$ W | | EB-2735 | 01121 | 0757-0440<br>0686-2735 | | | R61 | NOT ASSIGNED | | ED-4/33 | 01121 | 0000-2/33 | | | R62 | | | CD 1005 | 01101 | 0000 3005 | | | R62<br>R63 | fxd, comp 1.3Ka ±5% 1W | | GB-1325 | 01121 | 0689-1325 | | | R64 | fxd, comp 1.5Kn $\pm 5\% \frac{1}{2}$ W<br>fxd, comp 4.3Kn $\pm 5\% \frac{1}{2}$ W | 4 | EB-1525<br>EB-4325 | 01121<br>01121 | 0686-1525 | 1 | | R65 | fxd, comp $4.5$ Ka $\pm 5\%$ $\frac{1}{2}$ W | 4 | EB-4525 | 01121 | 0686-4325<br>0686-1525 | 1 | | R66 | NOT ASSIGNED | | ED-1323 | V1141 | 0000-1323 | | | R67 | fxd, comp 10Kn ±5% ½ W | 2 | EB-1035 | 01121 | 0686-1035 | 1 | | R68 | fxd, comp $27K_0 \pm 5\% \frac{1}{2}W$ | | EB-2735 | 01121 | 0686-2735 | 1 | | R69 | fxd, comp 39Kn ±5% ½ W | 1 | EB-3935 | 01121 | 0686-3935 | 1 | | R70 | fxd, comp $150_{\Lambda} \pm 5\% \frac{1}{2}$ W | 1 | EB-1515 | 01121 | 0686-1515 | 1 | | R71 | fxd, comp $4.3K_{\Omega} \pm 5\% \frac{1}{2}W$ | 1 | EB-4325 | 01121 | 0686-4325 | L + | | R72 | fxd, comp $10K_{\Lambda} \pm 5\% \frac{1}{2}W$ | | EB-1035 | 01121 | 0686-1035 | | | R73 | fxd, comp $4.3K_{\Lambda} \pm 5\% \frac{1}{2}W$ | | EB-4325 | 01121 | 0686-4325 | | | R74 | fxd, comp $7.50_{\Lambda} \pm 5\% \frac{1}{2}$ W | 3 | EB-7515 | 01121 | 0686-7515 | 1 | | R75 | fxd, comp 7.5Kn $\pm 5\% \frac{1}{2}$ W | 2 | EB-7525 | 01121 | 0686-7525 | 1 | | R76 | fxd, comp 560 \( \pm \pm \frac{1}{2} \) W | " | EB-5615 | 01121 | 0686-5615 | | | R77 | fxd, film 6.2Ka ±1% 1/8W | 2 | Type CEA T-0 | 07716 | 0698-5087 | 1 | | R78 | fxd, film 4.53Kn ±1% 1/8W | 2 | Type CEA T-0 | 07716 | 0698-4443 | 1 | | R79 | fxd, comp $4.3$ Ka $\pm 5\% \frac{1}{2}$ W | | EB-4325 | 01121 | 0686-4325 | | | R80 | fxd, comp $750_{0.0} \pm 5\% \pm \frac{1}{2}$ W | | EB-7515 | 01121 | 0686-7515 | | | R81 | fxd, comp 7.5 $K_{\Lambda} \pm 5\% \frac{1}{2} W$ | | EB-7525 | 01121 | 0686-7525 | | | R82 | fxd, comp $560_{0.1} \pm 5\% \frac{1}{2} W$ | | EB-5615 | 01121 | 0686-5615 | | | R83 | fxd, film 6.2Ka ±1% 1/8W | | Type CEA T-0 | 07716 | 0698-5087 | | | R84 | fxd, film 4.53Kn ±1% 1/8W | | Type CEA T-0 | 07716 | 0698-4443 | | | R85 | var. ww 200a ±10% | 1 | Type 500 | 11502 | 2100-1771 | 1 | | R86 | fxd, ww 89.9Kn ±0.1% 2ppm | 1 | 1367 | 01686 | 0811-2900 | 1 | | R87 | fxd, ww 10Kn ±0.1% 5ppm | 1 | Type E30 | 01686 | 0811-1994 | 1 | | R88 | fxd, comp 8.2Kn $\pm 5\% \frac{1}{2}$ W | | EB-8225 | 01121 | 0686-8225 | | | R89 | fxd, comp 1.3Ka $\pm 5\% \frac{1}{2}$ W | | EB-1325 | 01121 | 0686-1325 | | | R90 | fxd, comp 5.1Kn $\pm 5\% \frac{1}{2}$ W | | EB-5125 | 01121 | 0686-5125 | | | R91 | fxd, comp 2Ka ±5% 1W | 1 | GB-2025 | 01121 | 0689-2025 | 1 | | R92,93 | NOT ASSIGNED | | mm 00.15 | 01101 | 0506 0035 | , | | R94<br>R <b>9</b> 5 | fxd, comp 820a ±5% ½ W | 1 | EB-8215 | 01121 | 0686-8215 | 1 | | R96 | NOT ASSIGNED fxd, comp 200 $_{\Lambda}$ ±5% $\frac{1}{2}$ W | 5 | EB-2015 | 01121 | 0686-2015 | 1 | | R97 | fxd, comp $39n \pm 5\% \frac{1}{2}$ W | 1 | EB-2015<br>EB-3905 | 01121 | 0686-3905 | 1 | | R98 | fxd, comp $39A \pm 5\% \frac{7}{2}$ W fxd, comp $1K_A \pm 5\% \frac{1}{2}$ W | 1 | EB-3905<br>EB-1025 | 01121 | 0686-1025 | 1 | | R99 | fxd, comp $16.2 \pm 5\% = 10^{-2} \text{ W}$ | 1 | EB-3615 | 01121 | 0686-3615 | 1 | | R100 | fxd, comp $750_{\text{A}} \pm 5\% \frac{1}{2}$ W | 1 | EB-7515 | 01121 | 0686-7515 | 1 | | R101 | fxd, comp $82n \pm 5\% = \frac{1}{2}W$ | 3 | EB-8205 | 01121 | 0686-8205 | 1 | | R102 | fxd, comp $470_{\text{n}} \pm 5\% \frac{1}{2} \text{ W}$ | 1 | EB-4715 | 01121 | 0686-4715 | 1 | | R103 | fxd, comp $180a \pm 5\% \frac{2}{2}W$ | 3 | EB-1815 | 01121 | 0686-1815 | ı î | | R10 <b>4</b> | fxd, comp 200n ±5% ½ W | | EB-2015 | 01121 | 0686-2015 | | | R105 | fxd, comp $27_0 \pm 5\% \frac{1}{2}$ W | 2 | EB-2705 | 01121 | 0686-2705 | 1 | | R106 | fxd, comp $82K_{\Lambda} \pm 5\% \frac{1}{2}W$ | 1 | EB-8235 | 01121 | 0686-8235 | 1 | | R107 | fxd, comp 68Ka ±5% 1W | 1 | GB-6835 | 01121 | 0689-6835 | 1 | | R108 | fxd, comp 200 $_{\Lambda}$ ±5% $\frac{1}{2}$ W | | EB-2015 | 01121 | 0686-2015 | | | R109 | fxd, comp $82 \wedge \pm 5\% \frac{1}{2}$ W | | EB-8205 | 01121 | 0686-8205 | 7 | | R110 | NOT ASSIGNED | | | 0 | 0000 1015 | | | R111 | fxd, comp 180a ±5% ½ W | | EB-1815 | 01121 | 0686-1815 | | | R112 | fxd, comp 200 $_{\Lambda}$ ±5% $\frac{1}{2}$ W<br>fxd, comp 27 $_{\Lambda}$ ±5% $\frac{1}{2}$ W | | EB-2015 | 01121<br>01121 | 0686-2015<br>0686-2705 | | | R113 | 1xu, comp 2/1 ±3% ½ W | | EB-2705 | 01171 | 0000-4/03 | | | REF.<br>DESIG. | DESCRIPTION | TQ | MFR. PART NO. | MFR.<br>CODE | HP<br>PART NO. | RS | |--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | A7R114<br>R115<br>R116<br>R117<br>R118<br>R119<br>R120<br>R121 | fxd, ww 2.7 $_{\Omega}$ ±5% 2W<br>fxd, met. oxide 47K $_{\Omega}$ ±5% 2W<br>fxd, met. oxide 27K $_{\Omega}$ ±5% 2W<br>fxd, met. oxide 22K $_{\Omega}$ ±5% 2W<br>fxd, met. oxide 47K $_{\Omega}$ ±5% 2W<br>fxd, comp 200 $_{\Omega}$ ±5% $\frac{1}{2}$ W<br>NOT ASSIGNED<br>fxd, comp 82 $_{\Omega}$ ±5% $\frac{1}{2}$ W | 2 5 2 3 | Type BWH Type C42S Type C42S Type C42S Type C42S Type C42S EB-2015 | 07716<br>16299<br>16299<br>16299<br>16299<br>01121 | 0811-1671<br>0764-0031<br>0764-0007<br>0764-0045<br>0764-0031<br>0686-2015 | 1 1 1 1 | | R122<br>R123<br>R124<br>R125<br>R126<br>R127,128<br>R129<br>R130<br>R131 | fxd, comp $160K_0 \pm 5\% \frac{1}{2}W$<br>fxd, met. oxide $47K_0 \pm 5\% 2W$<br>fxd, comp $180_0 \pm 5\% \frac{1}{2}W$<br>fxd, ww $2.7_0 \pm 5\% 2W$<br>fxd, met. oxide $22K_0 \pm 5\% 2W$<br>fxd, met. oxide $27K_0 \pm 5\% 2W$<br>fxd, met. oxide $27K_0 \pm 5\% 2W$<br>fxd, met. oxide $27K_0 \pm 5\% 2W$<br>fxd, met. oxide $22K_0 \pm 5\% 2W$<br>fxd, met. oxide $22K_0 \pm 5\% 2W$<br>fxd, comp $20K \pm 5\% 1/2W$ | | EB-1645 Type C42S EB-1815 Type BWH Type C42S Type C42S Type C42S Type C42S Type C42S EB-2035 | 01121<br>16299<br>01121<br>07716<br>16299<br>16299<br>16299<br>01121 | 0686-8203<br>0686-1645<br>0764-0031<br>0686-1815<br>0811-1671<br>0764-0045<br>0764-0007<br>0764-0045<br>0686-2035 | 1 | | T1<br>VR1,2<br>VR3,4<br>VR5,6<br>VR7<br>VR8,9<br>VR10<br>VR11<br>VR12,13 | Toroidal Transformer 1:1:1 Diode, Zener 12.4V 400mW Diode, Zener 56.2V 1W Diode, Zener 9.4V 500mW Diode, Zener 7.5V 400mW Diode, Zener 56.2V 1W Diode, Zener 16.2V 400mW Diode, Zener 20.5V 400mW Diode, Zener 20.5V 400mW Diode, Zener 6.8V 400mW | 1<br>2<br>4<br>2<br>1<br>1<br>1<br>2 | 1N2163A | 28480<br>28480<br>28480<br>04713<br>28480<br>28480<br>28480<br>28480<br>28480 | 9100-2185<br>1902-3185<br>1902-0597<br>1902-0763<br>1902-0064<br>1902-0597<br>1902-0184<br>1902-0182<br>1902-0048 | 1<br>2<br>4<br>2<br>1 | | | CHASSIS ELECTRICAL PARTS | | | | Andrews v | de erreçuentificaciones en escalatores | | C1, 2<br>C3<br>C4, 5<br>C6, 7<br>C8<br>DS1<br>F1<br>J1<br>M1<br>M2<br>P1 | fxd, elect. 5,600µF 25Vdc fxd, elect. 8,600µF 25Vdc NOT ASSIGNED fxd, elect. 430µF 200V fxd, mylar 0.01µF 200Vdc Lamp, glow 115V Fuse, 2A 250V, T. Jack, Input Voltmeter Ammeter Plug, Input | 2<br>1<br>1<br>1<br>1<br>1 | 192P10392<br>NE-2H<br>MDX-2A | 28 480<br>28 480<br>56 289<br>03 5 08<br>71 400<br>28 480<br>28 480<br>28 480<br>28 480 | 0180-1921<br>0180-2385<br>0180-1808<br>0160-0161<br>2140-0015<br>2110-0303<br>1251-0087<br>1120-1154<br>1120-1155<br>1251-0086 | 1<br>1<br>1<br>5<br>1<br>1 | | Q1-6<br>S1<br>S2<br>S3<br>T3<br>Z1 | Power NPN Si. Switch, AC Line Switch, Range, Current Switch, Range, Voltage Power Transformer +5V Regulator, IC | 6<br>1<br>1<br>1<br>1 | 110-72<br>212-18699-1<br>212-7966-1<br>SL10236 | 28480<br>73559<br>11236<br>11236<br>28480<br>27014 | 1854-0463<br>3101-1055<br>3100-1916<br>3100-1919<br>06131-80091<br>1820-0430 | 6<br>1<br>1<br>1<br>1 | | REF.<br>DESIG. | DESCRIPTION | ΤQ | MFR. PART NO. | MFR.<br>CODE | HP<br>PART NO. | RS | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------| | | MECHANICAL<br>Al Input Board<br>Card Extractor Handle<br>Roll Pin | 1 | 52012062-250 | 28480<br>72962 | 5081-4901<br>1480-0059 | - Head | | | A2 Logic Board Card Extractor Handle Roll Pin IC Socket, 16-pin (Z1-4 or Z9-12) IC Socket, 14-pin (Z5,Z6) | 1<br>1<br>4<br>2 | 52012062-250<br>316-AG5D-3R<br>314-AG5D-3R | 28480<br>72962<br>91506<br>91506 | 5081-4903<br>1480-0059<br>1200-0767<br>1200-0768 | 1 1 | | | A3 D/A Board<br>Card Extractor Handle<br>Roll Pin<br>Heat Dissipator, Q31 | 1 1 1 | 52012062-250<br>NF-207 | 28480<br>72962<br>05820 | 5081-4905<br>1480-0059<br>1205-0033 | 1 | | | A6 Control Board<br>Card Extractor Handle<br>Roll Pin<br>Heat Dissipator (Q34) | | 52012062-250<br>NF-207 | 28480<br>72962<br>05820 | 5081-4906<br>1480-0059<br>1205-0033 | 1 | | | A7 Amplifier Board<br>Card Extractor Handle<br>Roll Pin<br>Heat Dissipator (Q6,7,11,13,15<br>17,26,28,31,33) | 1 1 10 | 52012062-250<br>NF-207 | 28480<br>72962<br>05820 | 06131-80001<br>1480-0059<br>1205-0033 | 1 | | | Front Panel Assembly Front Panel (loaded) Front Panel (lettering) Meter Bezel Meter Spring Base, Indicator DS1 Lens, Indicator DS1 Knob, Black, Pointer | 1<br>1<br>2<br>8<br>1<br>1<br>2 | | 28480<br>28480<br>28480<br>28480<br>28480<br>28480<br>28480 | 06131-60009<br>06131-60008<br>4040-0297<br>1460-0256<br>5040-0305<br>5040-0234<br>0370-1099 | 1<br>2<br>1<br>1 | | | Front Door Assembly Door, Blank (Lettering Only) Spring, Door Lens, Door Latch, Door | 1 1 1 1 | 27-10-301-10 | 28480<br>28480<br>28480<br>28480<br>94222 | 06130-60009<br>06130-00012<br>06130-00011<br>5040-0234<br>1390-0037 | | | | Rear Panel Assembly Rear Panel Barrier Strip, 10-Terminal Jumper, Barrier Strip Heat Sink, Rear Cover, Heat Sink Spacer, Heat Sink Cover, Hex, | 1<br>1<br>3<br>2<br>2 | | 28480<br>28480<br>75382<br>28480<br>28480<br>28480 | 5060-7992<br>5000-9490<br>0360-1156<br>0360-1143<br>5020-8068<br>5000-9442 | 1 | | | 8-32 x 5/8 long AC Line Cord Strain Relief Bushing, Line Cord Shoulder Washer, Gray, Q1-Q6, | 1 | | 28480<br>28480<br>28480 | 0380-0719<br>8120-0050<br>0400-0013 | Jame James | | | Mounting Screws Bushing, Transistor Pins, Q1-Q6 | 12<br>12 | | 28480<br>28480 | 2190-0491<br>0340-0166 | 7 | | REF.<br>DESIG. | DESCRIPTION | TQ | MFR. PART NO. | MFR.<br>CODE | HP<br>PART NO. | RS | |----------------|----------------------------------|----------------|----------------|--------------|-----------------------------------------|-----| | | | ************** | | | | | | | Bushing, Transistor Screws, | | | | 1 | 1 | | | Q1-Q6 | 12 | | 28480 | 0340-0168 | 7 | | | Insulator, Mica, Q1-Q6 | 6 | | 28480 | 0340-0174 | 6 | | | Hinge, Plastic | 2 | | 28480 | 5040-1449 | | | | Bracket, Hinge | 2 | | 28480 | 5000-6208 | | | | Fuse Holder | 1 | 342.014 | 75915 | 1400-0084 | 1 | | | Hex. Nut, Fuse Holder | 1 | | 28480 | 2950-0038 | 1 | | | Lockwasher, Fuse Holder | 1 | | 28480 | 2190-0037 | 1 | | | Neoprene Washer, Fuse Holder | 1 | | 28480 | 1400-0090 | 1 | | | Rear Chassis | 1 | | 28480 | 5000-6206 | | | | Spacer, Rear Chassis, Hex | | | | | | | | 8-32 x 7/8 long | 4 | | 28480 | 0380-0392 | | | | Cover, Bottom | 1 | | 28480 | 5000-9805 | | | | Cover, Top | 1 | | 28480 | 5000-9806 | | | | Side Frame | 2 | | 28480 | 5060-0731 | | | | Side Cover, Front | 2 | | 28480 | 5000-8703 | | | | Side Cover, Rear | 2 | | 28480 | 5000-8701 | | | | Side Trim, Fluted, Adhesive | | | 1 | | | | | Back | 2 | | 28480 | 5000-0051 | | | | Handle Assembly, Side | 2 | | 28480 | 5060-0222 | 1 | | | Retainer, Side Handle, Sheet | | | | 1 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 | - | | | Metal | 2 | | 28480 | 5060-0766 | 1 | | | Chassis, Power Supply, U- | | | | | | | | Shape, Aluminum Sheet Metal | 1 | | 28480 | 5000-6205 | | | | bridge, stanffam brider werdt | - | | 20400 | 3000-0203 | | | | Chassis, Plug-In Card, | | | | | | | | Aluminum Sheet Metal | 1 | | 28480 | 5000-6204 | | | | Guide Rail, Plug-In Card, | | | | | | | | Plastic, Right | 5 | | 28480 | 5040-1419 | | | | Guide Rail, Plug-In Card, | | | 20400 | 2040-1413 | | | | Plastic, Left | 5 | · | 28480 | 5040-1420 | | | | | | | 20400 | 3040-1420 | | | | Shoulder Washer, Plug-In Card | | | | | | | | Chassis | 8 | | 28480 | 2190-0492 | | | | Spacer, P.C. Guide 3/8" O.D., | | | | | | | | #10 C.L. | 12 | 9319-A-194 | 06540 | 0380-0471 | | | | Clamp Tube, C1,C2 | 2 | | 28480 | 5000-6276 | | | | MISCELLANEOUS | | | | | - | | | Clamp, 1/4" Dia. | 3 | T4-4 | 79307 | 1400-0330 | 1 | | | Clamp, 2" Dia., C3 | 1 | 4586-2B | 1 | 1 | 1 | | | Clamp, 1-3/8" Dia., C6,C7 | 2 | i e | 56289 | 0180-0078 | 1 1 | | | Foot Assembly | 5 | 4586-97A | 56289 | 0160-2149 | 1 1 | | | Stand, Tilt | 1 " | | 28480 | 5060-0767 | 1 | | | Fastener | 1 | (117050611 145 | 28480 | 1490-0030 | 1 | | | | 4 | C17859632-24D | 89032 | 0590-0053 | 1 | | | Fastener | 9 | C8022632-24B | 89032 | 0590-0710 | 2 | | | Rack Mounting Kit (Includes Rack | | | 00400 | 5000 0515 | | | | Ears, Trim, and Screws) | 1 | | 28480 | 5060-8740 | | | | Packing Carton | 1 | | 28480 | 9211-1180 | | | | Floater Pad, Packing Carton | 2 | | 28480 | 9220-1400 | | | | Extender Assembly, Plug-In Board | 1 | | 28480 | 5060-7948 | 1 | | | Printed Circuit Board | 1 | | 28480 | 5020-8049 | | | | Printed Circuit Board Connector | 1 | 251-20-30-390 | 71785 | 1251-0495 | | | | , | 1 | I | 28480 | 5020-5728 | 1 |