# **Service Guide**

# **Agilent Technologies**

- 81110A 165/330 MHz Pulse/Pattern Generator Mainframe
   81111A 165 MHz, 10V Output Channel
   81112A 330 MHz, 3.8V Output Channel



Part No. 81110-91060 Edition E0901

©Copyright Agilent Technologies Deutschland GmbH 1999/2001. All rights reserved.



### Contents

### NOTICE

1. Installation Please refer to .. Repair Strategy ... 2. Troubleshooting Please refer to Initial Tests ... Power Supply Tests ... Selftests ... Test Points Self Test Messages ... Register Usage ... Verify Installation ... 3. Block Diagram / Block Theory of ... 81101A 81104A 81105A 81110A 81111A/81112A 81130A 81131A/81132A 4. Exchanging the Boards - Warning - Caution Removing the Boards ... What to do with the Boards ... Installing the Boards ... 5. Assembly-level Parts Lists 81101A, 81104A, 81110A and 81130A Replaceable Assemblies - List of Exchange Assemblies - List of Non Exchange Assemblies Board Exchange Information Sheet 6. Definition of Terms

7.

Performance Tests

### NOTICE Copyright

© 1998 Agilent Technologies 1999, 2000. Agilent Technologies Deutschland GmbH Herrenberger Str. 130 71034 Boeblingen Germany

No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Agilent Technologies Inc. as governed by United States and international copyright laws.

#### Notice

The material contained in this document is subject to change without notice. Agilent Technologies makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. Agilent Technologies shall not be liable for errors contained herein or for incidental or consequential damages in connection with the furnishing, performance, or use of this material.

#### Warranty

This Agilent Technologies product has a warranty against defects in material and workmanship for a period of three years from date of shipment. During the warranty period, Agilent Technologies will, at its option, either repair or replace products that prove to be defective. For warranty service or repair, this product must be returned to a service facility designated by Agilent Technologies. The Buyer shall pay Agilent Technologies round-trip travel expenses. For products returned to Agilent Technologies for warranty service, the Buyer shall prepay shipping charges to Agilent Technologies and Agilent Technologies shall pay shipping charges to return the product to the Buyer. However, the Buyer shall pay all shipping charges, duties and taxes for products returned to Agilent Technologies from another country. Agilent Technologies warrants that its software and firmware designated by Agilent Technologies for use with an instrument will execute its programming instructions when properly installed on that instrument. Agilent Technologies does not warrant that the operation of the instrument software, or firmware, will be uninterrupted or error free.

### Limitation of Warranty

The foregoing warranty shall not apply to defects resulting from improper or inadequate maintenance by the Buyer, Buyer-supplied software or interfacing, unauthorized modification or misuse, operation outside of the environmental specifications for the product, or improper site preparation or maintenance. No other warranty is expressed or implied. Agilent Technologies specifically disclaims the implied warranties of merchantability and fitness for a particular purpose.

### Exclusive Remedies

The remedies supplied are the Buyer's sole and exclusive remedies. Agilent Technologies shall not be liable for any direct, indirect, special, incidental, or consequential damages, whether based on contract, tort or any other legal theory.

### Certification

Agilent Technologies certifies that this product met its published specifications at the time of shipment. Agilent Technologies further certifies that its calibration measurements are traceable to the United States Institute of Standards and Technology, to the extent allowed by the Institute's calibrating facility, and to the calibration facilities of other International Standards Organization members.

### Services and Support

Agilent Technologies provides superior education, consulting, and technical support services.

Product maintenance agreements and other customer assistance agreements are available for Agilent Technologies products on the Web. Product-specific support information by model number, product category or key term you can find on the Web.

For any assistance, contact your nearest Agilent Technologies Service Office.

### Assistance

Any adjustment, maintenance, or repair of this product must be performed by qualified personnel. Contact your customer engineer through your local Agilent Technologies Service Center. You can find your local T&M service contact on the Web at.

### Safety Information

The following general safety precautions must be observed during all phases of operation of this instrument. Failure to comply with these precautions or with specific warnings elsewhere in this manual violates safety standards of design, manufacture, and intended use of the instrument. Agilent Technologies Inc. assumes no liability for the customer's failure to comply with these requirements.

#### General

This product is a Safety Class 1 instrument (provided with a protective earth terminal). The protective features of this product may be impaired if it is used in a manner not specified in the operation instructions.

Capacitors inside the instrument may retain a charge even if the instrument is disconnected from its source of supply.

All Light Emitting Diodes (LEDs) used in this product are Class 1 LEDs as per IEC 60825-1.

### **Environmental Conditions**

This instrument is intended for indoor use in an installation category II, pollution degree 2 environment. It is designed to operate at a maximum relative humidity of 95% and at altitudes of up to 2000 meters. Refer to the specifications tables for the ac mains voltage requirements and ambient operating temperature range.

### Before Applying Power

Verify that the product is set to match the available line voltage, the correct fuse is installed, and all safety precautions are taken. Note the instrument's external markings described under in Safety Symbolsl below.

### Ground the Instrument

To minimize shock hazard, the instrument chassis and cover must be connected to an electrical protective earth ground. The instrument must be connected to the ac power mains through a grounded power cable, with the ground wire firmly connected to an electrical ground (safety ground) at the power outlet. Any interruption of the protective (grounding) conductor or disconnection of the protective earth terminal will cause a potential shock hazard that could result in personal injury.

### Fuses

Only fuses with the required rated current, voltage, and specified type (normal blow, time delay, etc.) should be used. Do not use repaired fuses or short-circuited fuse holders. To do so could cause a shock or fire hazard.

Do Not Operate in an Explosive Atmosphere

Do not operate the instrument in the presence of flammable gases or fumes.

### Do Not Remove the Instrument Cover

Operating personnel must not remove instrument covers. Component replacement and internal adjustments must be made only by qualified service personnel.

Instruments that appear damaged or defective should be made inoperative and secured against unintended operation until they can be repaired by qualified service personnel.

### Safety Symbols



Caution (refer to accompanying documents)



Protected conductor symbol.

In the manuals:

WARNING The WARNING sign denotes a hazard. It calls attention to a

procedure, practice, or the like, which, if not correctly performed or adhered to, could result in personal injury. Do not proceed beyond a WARNING sign until the indicated conditions are fully

understood and met.

**CAUTION** The CAUTION sign denotes a hazard. It calls attention to an operating

procedure, or the like, which, if not correctly performed or adhered to could result in damage to or destruction of part or all of the product. not proceed beyond a CAUTION sign until the indicated conditions are

fully understood and met.

1

### Installation

Please refer to the Quick Start Guide and the Reference Guide see  ${\tt Manuals}$ 

### Using the Instrument..

Please refer to the Quick Start Guide and the Reference Guide see  ${\tt Manuals}$ 

### Repair Strategy...

Repair by exchange Boards/Assies is provided for the Agilent 81100 Pulse/Pattern Generator Family. These Boards/Assies are not repairable in the field and the Assy Exchange Program is used! Exchange Part is the complete Board/Assy.

Serial Numbers (Mainframe and Channels) stays with the customer.

Please refer to Chapter 4, Exchanging the Modules and Chapter 5, Assembly-level Parts List



2

# **Troubleshooting**

```
Please refer to the model's Reference Guide,
                 p/n 811xx-91021
               for more information on Warnings and Errors.
                In addition refer to Section,
                  |CONFIG| Screen - Selftest
                          Chapter 2 - Programming Reference
                                         - :SYST:ERR?
                                         - :SYST:WARN?
                                         - :SYST:WARN:STR?
                                         - :SYST:WARN:BUFF?
Initial Tests ...
               There could be a number of reasons why the instrument shows no
               signs of operation. If the instrument appears to be dead,
               proceed as indicated below.
               Connect the AC Line Power Cord to the instrument's rear main
               power inlet.
               Switch the Power Switch to ON
               If the display is 'working', proceed with Selftests.
               If the display stays dark, do the following
               PRELIMINARY CHECKS
                        * Is AC Line Power available?
                                      Provide AC Line Power!
                       Y
                        * Is AC Line properly connected?
                                N
                                        Connect AC Line Power!
                       Y
                        * Is AC Line Fuse OK?
                               N
                                   Change AC Line Fuse!
                       Y
                        * Is the Display'working' now? FANs running?
                                N
                                        Proceed Power Supply Tests
```

### Power Supply Tests ...

Y

There are three fans on the rear of the unit. Are they running?

The **Power Supply Module** do have a fan of it's own. Check if this fan is running!

If not, follow the procedure to open the unit in Chapter Exchanging the Boards.

\* Proceed with Selftests

The two cable sets (A, B) coming out of the power supply module are connected to the Mother/CPU Bd. and to the left and right of the connectors A, B there are Test Points to measure the voltages!

### Power Supply Voltages

| output voltage | variations     |
|----------------|----------------|
| +5 V           | +.25 V /125 V  |
| +5 VA          | +.5 V /3 V     |
| +12 V          | +.6 V /36 V    |
| -12 V          | 6 V / +.36 V   |
| -5.2 V         | 26 V / +.156 V |
| -2 V           | 1 V / +.1 V    |
| +24 V          | +1.2 V /72 V   |

### Selftests ...

The Power-Up Selftest runs the following tests:

- Interface
- uProcessor uP Selftest Failure Messages -
  - ROM
  - RAM
- Modules
- Module Selftest Failure Messages -

If this test fails you can press the HELP key to see a list of the specific error messages resulting from the test. If the list is longer than the single screen, use the curser key to scroll the list.

Note that a long error list can result from a single initial error.

Therefore, begin to solve problems starting with the first message in the list and after the problem is cleared run the Selftest again.

The 81100 Family has an **additional built-in selftest**. From the initial setup of the 811xxA select MORE |CONFIG| screen and set up as follows:



Above is the CONFIG screen of the 81110A. (The 81101A/81104A screen do not show the capability to Calibrate the unit.) (The 81101A screen do not show the capability to Group Params by: OUTPUT)

Press ENTER and wait till the Selftest ends.

In this test some additional tests to the above shown tests are done!

If the Selftest fails, a flashing  ${\bf E}$  is displayed. Press HELP to see the list of error messages.

Together with the Performance Test and the Applications info a confidence level of >96% can be assumed. This is because not all possible settings and functions could be done and checked.

For every error message there are troubleshooting tips given in this chapter. If none of these hints may help, there might be a problem with address decoding or the data bus drivers.

After a problem is cleared run Selftest again.

The unit tests the following components in the listed order:

- comparator of clock input
- 2. comparator of external input
- 3. PLL
- period divider of FPGA on Timing Board (\*) data-in register of TIGER-ICs 4.
- pattern memory) (6.
- strobe out 7.
- trigger out 8.
- 9. Frontends
- 10. VCOs of TIGER-ICs
- (\*) Test #4 is not done during power up.

The following block schematic shows the

### **Test Points**

of the above listed tests.

There are several possible causes for a failed test. A faulty element may produce a long error list. In the following, there is a list of some components, that affect different tests at the same time:

| faulty components           | affected tests                                                                |
|-----------------------------|-------------------------------------------------------------------------------|
| ADC circuit                 | Clock In, Ext. In, PLL, Strobe Out, Trigger Out, Low/High Level               |
| Threshold DAC               | Clock In, Ext. In                                                             |
| Clock Input circuit         | Clock In, Strobe Out                                                          |
| PLL circuit                 | PLL, Period Divider                                                           |
| Period TIGER IC             | Period TIGER, Pattern RAM, Strobe Out, Trigger Out, Low/High Level, VCOs      |
| Delay/Width TIGER IC        | Delay TIGER, Width TIGER, Low/High Level, VCOs                                |
| Period FPGA(Timing<br>Brd.) | VCOs                                                                          |
| Hardware register 0         | Clock In, Ext. In, PLL, Strobe Out, Trigger Out, Low/High Level               |
| Hardware register 1         | Clock In, Ext. In, Pattern RAM, Strobe Out, Trigger Out, Low/High Level, VCOs |
| Hardware register 2         | Strobe Out, Trigger Out                                                       |
| Hardware register 3         | Strobe Out, Trigger Out, Low/High Level, VCOs                                 |
| Hardware register 4         | Clock In, Ext. In, Period Divider                                             |

Replacing Boards Before replacing any board, make sure that the unit is calibrated properly and check the Power Supply.

If there are error messages concerning different boards, begin with the first error and try to fix it with the tips given in 'Error Description' and look in the above table.

Replacing Timing Board Replace Timing Board, if only some of the following components fail:

Clock Input comparator, External Input comparator, PLL, Period divider, Period TIGER IC, Pattern RAM, Strobe Out, Trigger Out, VCO 0 or 1

Replacing Delay-Width Board
Replace Delay-Width Board of the channel displayed in the error message, if only some of the following components fail:

Delay TIGER, Width TIGER, VCO >= 2

A Delay-Width Board should only be replaced together with its corresponding Frontend Board.

Replacing Frontend Board
Replace Frontend Board of the channel displayed in the error message, if only the following tests fail:

Low/High Level

A Frontend Board should only be replaced together with its corresponding Delay-Width Board.

For replacing boards, follow the procedure in Chapter Exchanging the Boards.

### Self Test Messages ...

A complete list of all Self Test Messages can be found here.

### Register Usage ...

The 81100 Firmware uses the Standard Event Status, Operation Status, and Questionable Status registers for reporting instrument status, in accordance with the SCPI standard. The following lists the bits used in each register, and what they are used for:

Register: STANDARD EVENT STATUS REGISTER Bit: This bit is set every time the instrument is powered on.

Register: STANDARD EVENT STATUS REGISTER Bit: 0 This bit is set in response to the \*OPC command

Register: OPERATION STATUS REGISTER Bit: 1
This condition is set whenever the instrument starts changing its output signals.

Register: OPERATION STATUS REGISTER Bit: 1
This condition is cleared whenever the instrument has finished changing its output signals, the external signals are stable now.

Register OPERATION STATUS REGISTER Bit: 2
This condition is set whenever the instrument starts changing its range.

Register: OPERATION STATUS REGISTER Bit: 2
This condition is cleared whenever the instrument has finished changing its range, the external signals are stable now.

Register: OPERATION STATUS REGISTER Bit: 4
This condition is set whenever the instrument starts a frquency measurement.

Register: OPERATION STATUS REGISTER Bit: 4
This condition is cleared whenever the instrument has finished a frequency measurement, the measurement result can be obtained now.

Register: QUESTIONABLE STATUS REGISTER Bit: 0 Set/clear the QUEStionable STATUS bit for VOLTage.

Register: QUESTIONABLE STATUS REGISTER Bit: 1

Set/clear the QUEStionable STATus bit for CURRent.

Register: QUESTIONABLE STATUS REGISTER Bit: 2

Set/clear the QUEStionable STATus bit for TIME.

Register: QUESTIONABLE STATUS REGISTER Bit: 5

Set/clear the QUEStionable STATus bit for VOLTage.

### Verify Installation ...

After replacing a board do a complete Performance Test (and follow the  ${\small \tt Applications}$  info) to make sure the unit is working within specification (with all features).



2

## **Troubleshooting**

### Self Test Messages ...

Possible self test messages are:

- Microprocessor Selftest Failure Messages -

GPIB: -330, Self-test failed;

Selftest error: Microprocessor board failed

Local: Selftest error: Microproc. board failed

Hardware on the (Firmware-)uProcessorboard doesn't work.

GPIB: -330, Self-test failed;

ROM test failed

Local: ROM test failed

Flash Eprom's test failed on (Firmware-)uProcessorboard

GPIB: -330, Self-test failed;

RAM test failed

Local: RAM test failed

Static RAM's test failed on (Firmware-)uProcessorboard

GPIB: -330, Self-test failed;

Crystal Reference for uP lost

Local: Crystal Reference for uP lost

A loss of crystal reference has been detected and the VCO is running at approximately half of maximum speed, determined from an internal voltage reference. Normally the external crystal frequency is VCO reference.

Normally the external crystal frequency is voo reference.

GPIB: -330, Self-test failed;

VCO for uP has not locked

Local: VCO for uP has not locked

VCO is enabled, but has not yet locked. Normally VCO has locked on to the desired frequency.

GPIB: -330, Self-test failed;

Unexpected Reset of uP

Local: Unexpected Reset of uP

The reset was caused by

- the powerup reset circuit
- the software watchdog circuit
- the system protection submodule halt monitor  $% \left( 1\right) =\left( 1\right) +\left( 1\right) +\left($
- a loss of frequency reference to the clock submodule
- the test submodule

Normally the last reset was caused by an external signal or by the CPU executing  $\,$  a reset instruction.

GPIB: -330, Self-test failed;

Internal Serial Device Bus failed

Local: Internal Serial Device Bus failed

- Module Selftest Failure Messages -

### Clock Input comparator test failed

The test of the clock input comparator failed.

Possible cause:

External clock input connected to signal source.

Voltage comparator out of order

Hardware registers 0, 1 and/or 4 out of order

Threshold DAC out of order

ADC circuit not working correctly

```
Description of this test:
         The impedance of the clock input is set to 50 Ohm.
         Comparator is enabled.
         Threshold is set to its minimum (0x0000).
         It is checked, if the measured signal is equal to a
         logical '0'. (V_ADC value is smaller than 1470.)
        Threshold is set to its maximum (0x0FFF).
         It is checked, if the measured signal is equal to a
         logical '1'. (V_ADC value is greater than 1470.)
Troubleshooting:
        Make sure, that nothing is connected to clock input.
         Check impedance of clock input.
                  (Hardware register 1 may also be faulty.)
                  Check whether clock input comparator is enabled.
                  (Hardware register 4 may also be faulty.)
        Check threshold.
         Check comparator output.
         Check V_ADC value.
                  (Hardware register 0 may also be faulty.)
Ext. Input comparator test failed
The test of the external input comparator failed.
Possible cause:
        External input connected to signal source.
        Voltage comparator out of order
         Hardware registers 0, 1 and/or 4 out of order
        Threshold DAC out of order
        ADC circuit not working correctly
Description of this test:
         The impedance of the external input is set to 50 Ohm.
         Comparator is enabled.
         Threshold is set to its minimum (0x0000).
         It is checked, if the measured signal is equal to a
         logical '0'. (V_ADC value is smaller than 1470.)
         Threshold is set to its maximum (0x0FFF).
         It is checked, if the measured signal is equal to a
         logical '1'. (V_ADC value is greater than 1470.)
Troubleshooting:
        Make sure, that nothing is connected to external input.
        Check impedance of external input.
                  (Hardware register 1 may also be faulty.)
         Check whether external input comparator is enabled.
                 (Hardware register 4 may also be faulty.)
         Check whether external input comparator is enabled.
         Check threshold.
         Check comparator output.
        Check V_ADC value.(Hardware register 0 may also be faulty.)
PLL test (internal xxx MHz) failed
The test of the PLL failed at the displayed internal PLL
frequency (250 Mhz, 333 MHz, 500 MHz, 666 MHz, 1000 MHz).
Possible cause:
        PLL IC out of order
        VCO of PLL out of order
        Missing internal reference frequency
        Hardware register 0 out of order
        ADC circuit not working correctly
Description of this test:
         VCO of PLL is switched on, if it isn't already on.
         Internal referencefrequency is selected.
        PLL frequency is set to 250 MHz
                 (below itsminimum of 333 MHz).
         It is checked,
           if signal PLL_LOW has its maximum level
                  (V\_ADC value > 1210) and
              signal PLL_HIGH has its maximum level
                  (V\_ADC value > 3180).
         PLL frequency is set to its minimum of 333 MHz.
         It is checked,
           if signal PLL_LOW has its minimum level
                  (V\_ADC value < 1210) and
              signal PLL_HIGH has its maximum level
                  (V\_ADC value > 3180).
```

```
PLL frequency is set to 500 MHz
         (between its minimum of 333 MHz and maximum of 666 Mhz).
         It is checked,
           if signal PLL_LOW has its minimum level
                  (V\_ADC value < 1210) and
              signal PLL_HIGH has its maximum level
                  (V_ADC value > 3180).
        PLL frequency is set to its maximum of 666 MHz.
         It is checked,
           if signal PLL_LOW has its minimum level
                 (V\_ADC value < 1210) and
              signal PLL_HIGH has its maximum level
                  (V\_ADC value > 3180).
        PLL frequency is set to 1000 MHz,
        beyond its maximum of 666 MHz.
         It is checked,
           if signal PLL_LOW has its minimum level
                 (V\_ADC value < 1210) and
              signal PLL_HIGH has its minimum level
                  (V\_ADC value < 3180).
         VCO of PLL is switched off, if it was off before
        this selftest.
Troubleshooting:
        Check internal reference frequency (10 Mhz).
                  (Hardware register 0 may also be faulty.)
         Check PLL IC.
                  (Hardware register 0 may also be faulty.)
        Check VCO of PLL.
                  (Hardware register 0 may also be faulty.)
         Check signals PLL_LOW and PLL_HIGH.
         Check V_ADC value.
                  (Hardware register 0 may also be faulty.)
Period divider test failed
The test of the period divider in the FPGA on the timing
board failed.
Possible cause:
         Counter 2 in FPGA out of order
        MCLK divider out of order
        PLL out of order
        Hardware register 4 out of order
Description of this test:
        VCO of PLL is switched on, if it isn't already on.
        PLL frequency is set to 500 MHz.
        MCLK divider factor is set to 64.
        Counter mode of FPGA is enabled, counter 2 is used
          as master for measurement.
        A preset value of OxFFFFFFFF is loaded for counter 2
          and a reset for this counter is done.
         Counting is started. ('start_count' bit is set.)
        After 0.5 sec counting isstopped by disabling MCLK
         divider.
         It is checked, if the current contents of counter 2
           is between 0xFF000000 and 0xFFF00000.
        MCLK divider is enabled and 'start_count' bit is unset.
         The old preset value of counter 2 is reloaded and a
         reset for this counter is done.
        VCO of PLL is switched off, if itwas off before this
        selftest.
Troubleshooting:
         If PLL test has failed before, go back to
          troubleshooting for PLL.
         Make sure, that the frequency at input of MCLK Divider
           is 500 MHz and at output of MCLK Divider approximately
           500 \text{ MHz} / 64 = 7.8125 \text{ MHz}.
Period TIGER IC test failed
Delay TIGER IC test failed (ch. x)
Width TIGER IC test failed (ch. x)
The test of the DATAIN-shift-register on the
 Period/Delay/Width TIGER IC (channel x) failed.
Possible cause:
        TIGER IC out of order
```

```
Description of this test:
```

The shift-in-register of the Period TIGER IC is tested first, if a delay-width board is available, the shift in register of the Delay and the Width TIGER ICs are checked afterwards.

Testing is done by comparing the shifted in value (0xA5A) with the read out value.

#### Pattern RAM test failed

The test of the pattern RAM failed.

Possible cause:

Pattern RAM out of order Period TIGER IC out of order Hardware register 1 out of order

### Description of this test:

Period TIGER IC is enabled to access pattern RAM. (Every read or write access to the RAM generates a clock edge which increments the burst counter. The burst counter generates the address signal for the RAM.)

Period TIGER IC is reseted.

Correct burst mode is selected.

Burst counter in TIGER IC is loaded with its maximum value.

Pattern RAM access is enabled.

The following data is written into RAM periodically (all addresses are tested):

0x26, 0x6E, 0xA7, 0xEF, 0x30, 0x70, 0xB8, 0xF1, 0x09, 0x02, 0x4A, 0x83, 0xCB, 0x14, 0x5C, 0x95, 0xDD

Pattern RAM access is disabled.

Period TIGER IC is reseted.

Burst counter in TIGER IC is loaded with its maximum value.

Pattern RAM access is enabled.

Data is read from RAM and compared with the value written in before.

Pattern RAM access is disabled.

Period TIGER IC is disabled to access pattern RAM.

Period TIGER IC is reseted.

### Troubleshooting:

Check whether pattern RAM is enabled and disabled. (Hardware register 1 may also be faulty.) Check whether addresses are changing. Check Period TIGER IC.

### Trigger and strobe Levels

### Test Limits:

|                |        | into 50 Ohm |       | into open |       |
|----------------|--------|-------------|-------|-----------|-------|
| level mode     | value  | lower       | upper | lower     | upper |
|                |        | limit       | limit | limit     | limit |
| TTL-LOW        | 0V     | -0.2V       | 0.5V  | -0.4V     | 1.0V  |
| TTL-HIGH 2.5V  | 2.1V   | 2.7V        | 4.2V  | 5.4V      |       |
| ECL-LOW        | -1.8V  | -1.9V       | -1.5V | -3.0V     | -2.0V |
| ECL-HIGH -0.8V | -0.95V | -0.7V       | -1.9V | -1.4V     |       |
| CASS-LOW -1V   | -1.2V  | -0.8V       | -2.4V | -1.6V     |       |
| CASS-HIGH      | 0V     | -0.2V       | 0.2   | -0.4V     | 0.4V  |

Strobe Out test failed (TTL low) Strobe Out test failed (TTL high) Strobe Out test failed (ECL low) Strobe Out test failed (ECL high)

The test of the strobe out signal at the level given in brackets failed.

Possible cause:

Strobe output circuit out of order Hardware register 0, 1, 2 and/or 3 out of order Period TIGER IC not working Clock input circuit not working

Description of this test:

Clock input impedance is set to 50 Ohm.

Clock input is enabled.

Period TIGER IC is set into reset.

ADC circuit not working correctly

uP trigger event is cleared.

Period TIGER IC is set into this mode:

clock source: External Clock

```
clock mode:
                                    Continuous
                  pulse type:
                                    Burst
                  trigger source: TRIGIN (uP)
                  clock edge:
                                    positive
                                    positive
                  arm edge:
                  formatter mode:
                  burst length:
                                    2
         Reset of Period TIGER IC is released.
         uP trigger event is set.
         TTL mode is set.
         A positive edge is generated by changing the
           clock-in-threshold from 0x0000 to 0x0FFF.
           (After setting 0x0000, there is a wait cycle
           of 10.0 ms; after setting 0x0FFF, there is a wait
           cycle of 1.0 ms.)
         It is checked, if TTL high level is
           see Test Limits
         A positive edge is generated by changing the
           clock-in-threshold from 0x0000 to 0x0FFF.
           (After setting 0x0000, there is a wait cycle
            of 1.0 ms; after setting 0x0FFF, there is a wait
            cycle of 1.0 ms.)
         It is checked, if TTL low level is
           see Test Limits
         ECL mode is set.
         A positive edge is generated by changing the
           clock-in-threshold from 0x0000 to 0x0FFF.
           (After setting 0x0000, there is a wait cycle of 100.0 \text{ ms};
           after setting 0x0FFF, there is a wait cycle of 1.0 ms.)
         It is checked, if ECL high level is
           see Test Limits
         A positive edge is generated by changing the
           clock-in-threshold from 0x0000 to 0x0FFF.
           (After setting 0x0000, there is a wait cycle of 1.0 ms;
           after setting 0x0FFF, there is a wait cycle of 1.0 ms.)
         It is checked, if ECL low level is
           see Test Limits
Troubleshooting:
         If clock input test has failed before, go back to
           troubleshooting for clock input.
         If only TTL errors or only ECL errors occur, check whether
           TTL-ECL switch is working.
         (Hardware register 2 may also be faulty.) Check whether signal TRIGOUT_N is low (high) and TRIGOUT_C
          is high (low) for low (high) level at strobe output
          connector.
         Check hardware register 3 for uP trigger event
          (Signals UPTRIGN, UPTRIGC).
         Check Period TIGER IC.
         Check V_ADC value.
          (Hardware register 0 may also be faulty.)
Trigger Out test failed (TTL low)
Trigger Out test failed (TTL high)
Trigger Out test failed (ECL low)
Trigger Out test failed (ECL high)
The test of the trigger out signal at the level given in
 brackets failed.
Possible cause:
         Trigger output circuit out of order
         Hardware register 0, 1, 2 and/or 3 out of order
         External width mode of Period TIGER IC not working
         ADC circuit not working correctly
Description of this test:
         Before starting this selftest, the TIGER ICs must be set
         to external width mode.
         TTL mode is set.
         uP trigger event is cleared.
           (There is a wait cycle of 100.0 ms afterwards.)
         It is checked, if TTL low level is
           see Test Limits
         uP trigger event is set.
           (There is a wait cycle of 1.0 ms afterwards.)
         It is checked, if TTL high level is
           see Test Limits
```

```
ECL mode is set.
         uP trigger event is cleared.
            (There is a wait cycle of 100.0 ms afterwards.)
         It is checked, if ECL low level is
           see Test Limits
         uP trigger event is set.
           (There is a wait cycle of 1.0 ms afterwards.)
         It is checked, if ECL high level is
           see Test Limits
Troubleshooting:
         If only TTL errors or only ECL errors occur, check
           whether TTL-ECL switch is working.
          (Hardware register 2 may also be faulty.)
         Check whether signal TRIGOUT_N is low (high) and
           TRIGOUT_C is high (low) for low (high) level at strobe
           output connector.
         Check hardware register 3 for uP trigger event
          (Signals UPTRIGN, UPTRIGC).
         Check Period TIGER IC.
         Check V ADC value.
          (Hardware register 0 may also be faulty.)
Low Lev error (no offs, xx ohm, ch. x)
High Lev error (no offs, xx ohm, ch. x)
The test of the low/high level without offset and a source
  impedance of xx ohm on Frontend (channel x) failed.
Possible cause:
         Frontend out of order
         Wrong calibration of Frontend
         Hardware register 0, 1 and/or 3 out of order
         External width mode of Period, Delay or Width
           TIGER ICs not working
         ADC circuit not working correctly
Low Lev error (pos offs, xx ohm, ch. x)
High Lev error (pos offs, xx ohm, ch. x)
Low Lev error (neg offs, xx ohm, ch. x)

High Lev error (neg offs, xx ohm, ch. x)

The test of the low/high level with positive/negative offset
 and a source impedance of xx ohm on Frontend (channel x) failed.
Possible cause:
         Frontend offset amplifier out of order
         Frontend out of order
         \label{eq:wrong_problem} \mbox{Wrong calibration of Frontend}
         Hardware register 0, 1 and/or 3 out of order
         External width mode of Period, Delay or Width TIGER ICs
           not working
         ADC circuit not working correctly
Description of this test:
         Before starting this selftest, the TIGER ICs must be set to
           external width mode.
         Depending on the channels being available, the Frontends
           are tested according to their specific characteristics.
         For every Frontend type the following procedures are done:
         Parameters are set to measure high and low
           level (offset = 0 \text{ V}).
         uP trigger event is cleared.
         It is checked, if the low level voltage is in the allowed
           range. (See below)
         uP trigger event is set.
         It is checked, if the high level voltage is in the allowed
           range. (See below.)
         Parameters are set to measure high and low level with a
           positive offset of 1.0 V.
         uP trigger event is cleared.
         It is checked, if the low level voltage is in the allowed
           range. (See below.)
         uP trigger event is set.
         It is checked, if the high level voltage is in the allowed
           range. (See below.)
         If a negative offset is tested:
         Parameters are set to measure high and low level with a
```

```
negative offset of -1.0 V.
         uP trigger event is cleared.
         It is checked, if the low level voltage is in the allowed
          range. (See below.)
         uP trigger event is set.
         It is checked, if the high level voltage is in the allowed
           range. (See below.)
         Common settings for every Frontend type:
         termination voltage: 0.0 V
                                      50.0 Ohm
         termination resistor:
                                                        50.0 Ohm
         source impedance of connected Frontend:
                           5.0 ns (Exception: HP 81112A 0.8 ns)
5.0ns (Exception: HP 81112A 0.8 ns)
         rise time:
                            5.0ns
         fall time:
                                      (Exception: HP 81112A
         Specific settings:
         81101A/81105A/81111A
                                                10 V
         source impedance:
                                                50.0 Ohm
         test levels:
                   no offset:
                             -4.0 V
                   with pos. offset (1.0 V):
                                      (allowed: -3.3 V to -2.7 V)
(allowed: 4.6 V to 5.4 V)
                             -3.0 V
                             5.0 V
                   with neg. offset (-1.0 \text{ V}):
                             -5.0 \text{ V} (allowed: -5.4 \text{ V} to -4.6 \text{ V})
                              3.0 V
                                      (allowed: 2.7 V to 3.3 V)
         81112A/81131A
                                      3.8 V
         source impedance:
                                                50.0 Ohm
         test levels:
         no offset:
                                      (allowed: -0.62 V to -0.38 V) (allowed: 0.38 V to 0.62 V)
                             -0.5 V
                             0.5 V
         with pos. offset (1.0 V):
                             0.5 V
                                       (allowed: 0.38 V to 0.62 V)
                             1.5 V
                                       (allowed: 1.34 V to 1.66 V)
         with neg. offset (-1.0 \text{ V}):
                             -1.5 V
                                       (allowed: -1.66 \text{ V to } -1.34 \text{ V})
                             -0.5 V
                                      (allowed: -0.62 \text{ V to } -0.38 \text{ V})
         81132A
                                      2.5 V
                                                50.0 Ohm
         source impedance:
         test levels:
         no offset:
                                      (allowed: -0.55 V to -0.45 V) (allowed: 0.45 V to 0.55 V)
                             -0.5 V
                             0.5 V
         with pos. offset (1.0 V):
                             0.5 V
                                       (allowed: 0.45 V to 0.55 V)
                            1.5 V
                                       (allowed: 1.35 V to 1.65 V)
         with neg. offset (-1.0 \text{ V}):
                            -1.5 \text{ V}
                                       (allowed: -1.65 \text{ V} to -1.35 \text{ V})
                             -0.5 V
                                       (allowed: -0.55 \text{ V to } -0.45 \text{ V})
Troubleshooting:
         Check calibration of Frontend (recalibrate it).
         If only positive or negative offset failed, check
           offset amplifier.
         Check internal termination of Frontend.
         Check hardware register 3 for uP trigger event
           (Signals UPTRIGN, UPTRIGC).
         Check TIGER ICs.
         Check V_ADC value. (Hardware register 0 may also be faulty.)
VCO x failed test for 360MHz
VCO x failed test for 540MHz
VCO x failed test for 720MHz
The VCO with internal number x failed the selftest at the lower
 frequency limit / operating frequency / upper frequency limit.
The VCOs are numbered as follows:
                  Period TIGER VCO 1
                   Period TIGER VCO 2
         1
                  Delay TIGER VCO 1 (channel 2)
                   Delay TIGER VCO 2 (channel 2)
         3
                   Width TIGER VCO 1 (channel 2)
                   Width TIGER VCO 2 (channel 2)
```

```
Delay TIGER VCO 1 (channel 1)
                   Delay TIGER VCO 2 (channel 1)
Width TIGER VCO 1 (channel 1)
         8
                   Width TIGER VCO 2 (channel 1)
Possible cause:
         VCO uncalibrated
         corresponding TIGER IC not working
         corresponding DAC not working
         FPGA on the timing board not working
           (measurement failed)
         PLL not working (measurement failed)
         Hardware register 1 out of order
Description of this test:
         VCO of PLL is switched on, if it isn't already on.
         Depending on the Delay-Width Boards being available,
           the VCOs in the TIGER ICs are tested. (Description of
         VCO-test (see below.)
The Period TIGER is tested last.
           (Description of VCO-test see below.
         VCO of PLL is switched off, if it was off before this
           selftest.
         The test of a VCO is done in the following way:
         TIGER IC is set into reset.
         TIGER IC is set into this mode:
                   clock source:
                                      Internal VCO
                   clock mode:
                                      Continuous
                   pulse type: russes
trigger source: TRIGIN (uP)
clock edge: positive
                   arm edge:
                                      positive
                   formatter mode: RZ
                   burst length:
         External divider is disabled.
         Internal period divider factor is set to 64.
         Oscillator is enabled for calibration.
         Reset of TIGER IC is released.
         Pulses are started by triggering the Period TIGER IC
           with the uP trigger event.
         It is checked, if the measured frequencies are in the
            allowed ranges:
                   tested: 360 MHz allowed: 342 MHz tested: 540 MHz allowed: 513 MHz tested: 720 MHz allowed: 684 MHz to 756MHz
                                                          342 MHz to 378 MHz
                                                          513 MHz to 567MHz
         External divider is enabled.
Troubleshooting:
         If PLL test has failed before, go back to troubleshooting
           for PLL.
         Check whether external divider of the corresponding
           TIGER IC is disabled.
         Check hardware register 3 for uP trigger event.
         Check if Period FPGA (frequency measurement) is working
           correctly.
         Check corresponding TIGER IC.
Complete Listing of Firmware ERRORs + Description
Complete Listing of BIOS ERRORs + Description
```

3

# **Block Theory**

- a. µProcessor Board
- b. Timing Board
- c. Output Channels
- d. Power Supply



# Block Theory 3 a

### µProcessor Board

### General

The  $\mu Processor$  Board controls the 811xxA. It receives data from Flash-EEPROM and battery-backed Static RAM, the Keyboard and the GPIB interface. It communicates with the boards in the instrument through the VXI-Interface. The  $\mu P.$  Bd. is designed around the MC 68331 Microprocessor

Functional units are:

- CPU Motorola 68331 running at 16.7MHz
- 2MB Flash-EEPROM
- 256KB unbuffered RAM
- 256KB buffered RAM
- Battery, Battery Backup and Reset
- Beeper
- Oscillator
- GPIB interface
- $\bullet\,$  PCMCIA slot for use with memory cards up to 2MB
- Display and Keyboard interface
- VXI interface
- 2 VXI slots

### **Features**

- GPIB programmable
- Interface same as in Agilent 8110A (display and keyboard are the same, new version of RPG board requiered)
- Address space of Flash-EEPROM and PCMCIA card can be exchanged on startup by pressing a special key combination ('1' & '3'), to allow easy software update (CPU running on memory card!).

Block Diagram

Functional Units on the  $\mu P$  Board ...

The Microprocessor PC Board's functional units, and what they are for:

Battery Backup

and Reset Sets conditions during power-up

Battery Supports the Static RAMs when the instrument

is not powered

Beeper Gives an audible warning tone and makes a 'click'

when a key is pressed

Boot Control Decides whether to boot the Microprocessor from

the flash EPROMs or from the Memory Card

Oscillator Provides clock pulses for the Microprocessor

GPIB Interface For accessing the instrument externally

- uploading and downloading of data,

- or for control

Display and Keyboard Interface

Interface to the display, keyboard and

Rotary Pulse Generator (RPG)

PCMCIA slot Allows the usage of PCMCIA memory cards.

The memory card contains battery-backed RAMs containing different firmware and store/recall data settings to that held in the Flash EEPROMs

Flash EEPROMs Contains the firmware that is used to specify

and control the instrument.

Buffered RAM Contains data that is regularly changing,

but has to be persistent when the power is down.

Unbuffered RAM Contains data that is regularly changing,

but may be lost when the power is down.

VXI Interface Controls the VXI/VME bus, used to access the

instrument specific modules.

VXI modules.

### Detailed Description ...

### Battery Backup and Reset

When power is applied to the Microprocessor Board, the timer (formed by U4 and associated components) holds down the MPU Reset line for a period exceeding 100ms. This allows time for a general MPU reset and a longer period for the MPU clock PLL to stabilise. One half of the Static RAMs (Buffered RAM) are backed up by the battery when the instrument is switched OFF and during reset. U4 disconnects the battery and enables the Power Supply Voltage via Q1 when the instrument is switched ON and after reset.

(This section is on schematic sheet 1.)

### Beeper

The beeper is directly driven by the MPU and inverter U32. An MPU high output level is inverted to low by U32 for the other pin of the beeper. The reverse applies when the MPU output goes low. The MPU pin toggling is driven by the firmware wich provides a number of frequencies for the beeper.

(This section is on schematic sheet 1.)

### Boot Control

If the front panel keys '1' and '3' are pressed during switch-on, the system is booted from the Memory Card instead of the Flash <code>FEPROMs</code>

Gate U33 combines the two keyboard signals and sets D-Flipflop U5. Data from the Flipflop controls the multiplexer U3, which generates the correct chip selects for the Flash EEPROMs and the memory card out of the corresponding chip selects from the MPU.

During MPU reset the general-purpose IO lines are regarded as input lines. After reset they are configured as required (by taking low certain lines on the MPU Databus) because they are used as mode select lines for the general IO lines.

In this case, line 4 and line 9 are set to low by U32.

(This section is on schematic sheet 1.)

### Display and Keyboard Interface

Display Enabling

This description does not cover the Display Unit, which can be considered as a replaceable unit.

The Display is blanked at system initialization to prevent displaying of random information. It is activated by writing to U27 to set signal LDISPBL.

Shift register U2 controlling U34/U43 provides correct setup and hold times between Read/Write and valid Data Bus. Additionally, the software waits 2ms between Read/Write cycle. Resistors R13 - R15 reduce overshoot.

(This section is on schematic sheet 1.)

Buffering

Buffer U51 restores data rise and fall times due to RFI filtering. The main reason for buffering is to disable the data bus if used by other circuits inside the shielded case, thus minimising RFI.

(This section is on schematic sheet 2.)

### Keyboard

Whenever a key is pressed an interrupt is generated by gate U36. U28 sequencially latches data to produce 4 columns with a 'travelling' low level. If a key is pressed it connects a column to one of 8 rows formed by the inputs to latch U23. By reading the 12 bit 'word' thus formed, the MPU can calculate which key was pressed, as each key has a unique row-column combination. (This section is on schematic sheet 4.)

### Rotary Pulse Generator

This description does not cover the RPG, which can be considered as a replaceable unit.

 ${\tt U33}$  buffers the RPG interrupt signal.  ${\tt U33}$  also provides the MPU with a biffered directional signal.

(This section is on schematic sheet 1.)

### GPIB Interface

U22 divides the system clock frequency by 4 to produce the GP-IB clock at approximately 4.2MHz. U24 is the GP-IB controller. The LDRD (Low Data Read) signal is inverted by U44 to become HDRD (High Data Read). The Databus is buffered by U23. Data and control lines are buffered by U25 and U26.

(This section is on schematic sheet 4.)

### Oscillator

The MPU is clocked by an internal PLL oscillator, using an external crystal. The crystal oscillates at  $32.768 \, \mathrm{kHz}$ , prodicing final operating frequencies of  $8.38 \, \mathrm{MHz}$  during reset and  $16.78 \, \mathrm{MHz}$  during normal operation. The crystal, Y1, is tuned by R11/R12 and C2, C3.

(This section is on schematic sheet 1.)

### PCMCIA Slot

This description does not cover the Memory Card, which can be considered as a replacable unit.

Buffering of address and data busses is provided by U53 - U55. (These sections are on schematic sheet 2 and sheet 6.)

### Flash EEPROMs

These EEPROMs contain the current version of the firmware used in the instrument, but can be superceded by firmware stored on a memory card, which can take precedence at Bootup. The MPU can download a copy of the firmware in the memory card to the Flash EEPROMs.

(This section is on schematic sheet 3.)

### Static RAMs

These RAMs contain data that varies during operation. U18 - U21 contain data that must be retained, such as configuration information. These RAM ICs are battery-backed to retain data during reset or after switch off. U14 - U17 are not battery-backed.

(This section is on schematic sheet 2.)

#### VXI-Slots

Buffering

The address- and databus is buffered by U8 - U10. The control signals on the VXI bus are buffered by U11.  $Control\ Signals$ 

The control signals for the VXI bus are generated by the VXI-Interface (U29).

(This section is on schematic sheet 2 and sheet 7.)

### VXI-Interface

The VXI-Interface implements the requiered control signal protocol for the VXI bus. The required data and address lines are buffered by U10 to avoid the programmable logic device to block the MPU if the programmed image is corrupt. A completed access to the VXI bus is reported to the MPU by driving LDSACK1 to low. If the device on the VXI bus doesn't respond correctly, the cycle is aborted by the MPU's internal

timeout generation.
The programming of U29 is done via U30. The access to U30 is enabled/disabled by signal LLATT\_PROG (directly from the MPU).
The enabling/disabling of U30 avoids accidently erasing of U29.

(This section is on schematic sheet 5.)





3 b

# **Block Theory, Timing Boards**

- I. 81101A, 81104A, 81110A
- II. 81130A



# Block Theory 3 b I

# Timing Board 81101A, 81104A, 81110A

### General

The main task of the Timing Board is to generate the period signal, which drives the Delay/Width Board.

The heart of the Timing Board is a timing generator IC (TIGER3: TIming GEneratoR 3<sup>rd</sup> generation), which is basically an astable oscillator when it is running without external drive or triggering, or a monostable oscillator when triggered from the PLL or a source external to the Timing Board. Triggering from the PLL provides greater period accuracy and stability. Voltage sources and counters control the period of the TIGER3 output signals.

TIGER3 is also capable of producing a specified number of pulses, called a burst.

#### Functional units are:

- Clock/Reference Input
- External Input
- Strobe Output
- Trigger Output
- ECLK Divider
- PLL
- TIGER3
- Data RAM
- Oscillator Control Voltages
- Low noise supply voltage generation
- DVT BIOS hardware
- Address decoding, control registers and Cal-EEPROM

### Block Diagram

### Detailed Description ...

### **DVT BIOS Hardware** (Sheets 1 to 4)

The DVT BIOS hardware has the function to interface between the VXI-Bus and the module specific hardware on the Timing Board. This interface is accomplished via a local processor. This board is realized as a plug-in board to the Timing Board. The complete VXI-interface-hardware is located near the J1-connector on the board.

The board has buffers to the VXI-Bus, the module hardware and a FPGA. The FPGA does the arbitration between the local CPU and the VXI-Bus, contains the VXI-Bus configuration registers and other VXI-Bus specific functions.

The BIOS Board consists of the MC68331 CPU, SRAM, Flash-EEPROM, buffers to the Timing Board, interfaces to an emulator, terminal and an EEPROM-load and debugging tool.

Address Decoding, Control Register and Cal-EEPROM (Sheets 5 and 6) This functional unit provides all address signals, write- and read-strobes, reset signals and registered control signals, which are necessary to control the Timing Board, the Delay/Width Boards and the Amplifier Boards.

The Cal-EEPROM stores the calibration tables of the Period Tiger,
ADC circuit,
input-threshold DAC's.

At switch-on the Processor reads the calibration tables and keeps it in its local RAM. For debug/service it is possible to suppress the usage of the calibration data from the EEPROM, by shortening the pins 1 and 2 of J5 during the startup phase.

### Low Noise Supply Voltage Generation

All VXI supply voltages (-24V, -12V, -5.2V, -2V, +5V, +12V, +24V) are LC-filtered at the board input (Sheet 2) by 3.3 $\mu$ H inductors and 22 $\mu$ F or 10 $\mu$ F Tantalum capacitors. These filters are especially useful to suppress power-supply noise (in the region of about 100kHz up to 1MHz). Ceramic capacitors are distributed all over the board to suppress high frequency noise.

For noise sensitive devices, especially the oscillators and their controlling circuits, linear regulators (Sheet 12) generate additional voltages. These voltages are

```
VCC_OSC (+8.3V, U401),

VEE_OSC (-8.3V, U402),

+20VVCO (U407),

VP_PLL (+6.3V, U408, Q403),

+10VVCO (U408, Q405),

-4.8V_TG (U404, Q402).
```

The TTL I/O interface of the Tiger uses +3.5V, generated by U403 and Q404.

The amplifiers need +31V and -31V. The DC/DC converter circuits of U501 and U551 with surrounding components generate these voltages.

The +31V is realized by generating an offset voltage of approximately 7V out of the +12V power supply. This offset voltage is added to the +24V supply voltage. The same principle is used for the -31V. Thereby it is to observe that the DC/DC converters U501/U551 regulate its output voltage so that they receive a positive feedback voltage of 1.25V. With the +31V this is achieved by two resistors that divide the output voltage. This is not possible with the -31V since this voltage is negative. Therefore a current mirror circuit made up of Q552, Q553 and Q554 is used to invert the polarity of the feedback voltage.

### External Input (Sheet 14 and 16)

A signal at the external input can start, stop or gate the period generator. In external width mode the period and width of the signal from the external input are maintained.

The external input circuit converts the input voltage to an ECL signal

The external input signal enters through connector J602. The input impedance is either 500hm if relay K602 is closed or about 10kOhm (high impedance) if the relay is open.

The high-speed comparator U601 has an input threshold voltage of 0V and an input voltage range of about +/-3V, so the external input signal must be attenuated and level-shifted. Diodes CR605 to 607 prevent the comparator from hazardous voltages. A resistor/capacitor network and the threshold generation (U603,

U604) attenuate and shift the input signal.

The threshold voltage is generated and adjusted by the DAC U603 and the operational amplifiers U604. To prevent that the internal threshold voltage causes any damage to the connected external signal source it is compensated to a level of 0V regarding the input connector J602 using the operational amplifier U605.

### Clock/Reference Input (Sheet 14 and 16)

The Clock/Ref. input can be used as reference clock for the PLL (5MHz or 10MHz nom.) or as external clock source.

The Clock/Reference input circuit works in exactly the same way as the external input.

### Strobe Output (Sheet 15)

The Strobe output amplifier converts the differential ECL-level strobe signal of the Tiger IC to an either TTL or ECL compatible single ended output. In Burst mode Tiger delivers one pulse per burst and in pattern mode a user-defined NRZ pattern.

Diodes CR705 shift the Tiger output signal to a lower level, which drives the differential amplifier Q710/Q711.

When TTL levels are selected, the signal LTTLHECLSTR switches transistors Q708 and Q712 on and so sets the highlevel to about 5V (unloaded output) and the amplitude current to approximately 100mA. This gives a highlevel of 2.5V and a lowlevel of 0V with an external 500hm-termination resistor connected to ground.

In ECL level mode transistors Q708 and Q712 are off, so the amplitude current is reduced to 36mA and the highlevel voltage is about -1.6V if the output is unloaded. When the output is terminated with 500hm to ground the highlevel is -0.8V and the lowlevel is -1.8V.

If in ECL level mode the output is terminated with 500hm to ground and the transistor Q711 is off, a current flows from ground through the termination resistor and the resistors R734 to R738 to the voltage source made of transistor Q709 and the surrounding network of resistors and diodes. This happens vice versa if transistor Q710 is off. Since this voltage source cannot sink current a current load is mandatory. This function is achieved by transistor Q714 and the resistor R730 which form a current source that is switched on by the transistor Q712 in ECL level mode.

### Trigger Output (Sheet 15)

The Trigger output sends one RZ pulse (50% dutycycle) per generated period.

The trigger amplifier circuit is identical to the Strobe output.

### External Clock Divider (Sheet 10)

The divider is build from a 8bit counter and a 2-to-1 multiplexer to select divide factor 1 or 32. The divide factor 32 is used to measure an external frequency larger than 10MHz with the FPGA U104.

For lower frequencies the divide ratio is 1.

### Phase Locked Loop PLL (Sheet 9)

The PLL consists primarily of a RF oscillator (Y302) with a frequency range of 330MHz to 670MHz, a PLL frequency synthesizer chip (U302) and a loop filter.

The oscillator sends its output signal AC-coupled to an ECL-splitter circuit U305, which converts the single ended signal into two differential ECL signals, one for phase-frequency-compare and one to a divider. U306 and surrounding components regulate the dutycycle of the splitter output to 50%.

A flipflop divides the output of the 20MHZ-reference oscillator Y301 by two. The multiplexer U301 allows selecting from 3 different reference sources:

the VXI reference, an external reference clock, the internal reference.

The selected reference clock is applied to the PLL IC U302.

Inside the IC the clock signal is passed through a reference divider. A second divider processes the output from the VCO (Splitter), and the two divided signals are phase-frequency-compared, producing an output voltage.

This signal is filtered with the active integrator circuit U303 and some passive components. A LC low-pass-filter suppresses the unwanted spectral components. U 304 limits the range of the output voltage of the loop filter to about 0V to 12V, a range suitable for tuning the VCO to frequencies between 330MHz and 670MHz. An ECL divider and a cascaded divider in FPGA U104 divide the second output signal of splitter U305 to 1mHz up to 330MHz. The arrangement of the circuits (U353-356, U104) is such, that the output signal has always 50% dutycycle.

### TIGER3 (Sheet 7)

The inputs can start, stop or gate the TIGER oscillator. mPTRIG and EXTIN can also start, stop or gate the PLL clock or the clock signal from the Clock/Reference input by enabling or disabling the clock path through the TIGER IC.

The TIGER has 4 used signal outputs:

TRIGDEL1 drives Delay/Width board 1
TRIGDEL2 drives Delay/Width board 2
TRIGOUT drives the Trigger Output
STROUT drives the Strobe Output

TRIGOUT and STROUT levels are ECL compatible, while the TRIGDEL outputs are open collector outputs which generate a swing of about 300mV when externally terminated to Ground.

The TIGER has a burst counter which allows generating a counted number of pulses (1 to 65536). Instead of putting out pulses the TIGER can also send a pattern stream. The pattern comes from an external high speed BiCMOS RAM, which is addressed from the TIGER burst counter.

The TIGER is programmed from the CPU with a 3 wire serial interface. The signals SDATAO, SHFTCLKPERTG and WRCLKPERTG are LVCMOS compatible.

The TIGER has 2 internal oscillators to allow range free period, delay or width sweeps. DAC's and operational amplifiers generate differential control voltages for the oscillators. The control voltages are in an range of about -0.8V to -3.2V.

The TIGER oscillators are temperature sensitive, which means they change oscillation frequency with temperature. To compensate that behavior additional DAC's and a temperature diode on the TIGER IC generate a compensation voltage, which is added to the control voltage.

### Data RAM (Sheet 7)

The 32kByte fast SRAM is loaded from the CPU via bus driver U103. The address lines always are driven from the TIGER IC. At every read or write access of the CPU to the RAM the burst counter of the TIGER increments automatically. So no additional address driver for the RAM is necessary.

In pattern mode the TIGER reads the data from the RAM through its RAMD inputs. Resistors R107 to R114 limits the highlevel on the datalines to a level that is save for the TIGER LVCMOS inputs.

### Oscillator Control Voltages (Sheet 8)

The control voltage sources control the period of the TIGER oscillators. They deliver a voltage in the range of -0.8V to -3.2V. The voltages are arranged as differential pairs to suppress common mode disturbances. 12bit Digital-to-Analog converters U201A/B and operational amplifiers U202...204 set the voltage level.

Because the TIGER oscillator changes its oscillation frequency with temperature the temperature of the TIGERs is sensed with on-chip temperature diode. The diodes are biased with a 100mA constant current. The current source is build with U209. A portion of this temperature voltage is added to the control voltages to compensate the temperature drift. Because the drift differs from part to part the DAC's U201C/D set the appropriate level of compensation.



# Block Theory 3 b II

# Timing Board 81130A

## General

The module generates two parallel clock and/or data streams. Data streams comprise user memory data and memory based PRBS. Additionally a trigger output signal is provided. Tasks of the Timing Board are:

Generate a period signal
Generate a sequence of data patterns
Multiplex these parallel data to a high-speed serial
data-stream
Format the data-stream with delay and pulse-width
Generate a trigger output signal

### Functional units are:

- External Input
- Clock/Reference Input
- MCLK and HRLS Input and Outputs
- Trigger Output
- MCLK Divider
- PLL
- System Clock Divider
- Start/Stop Logic
- Trigger Clock Divider and MUX
- Sequencer Clock Divider
- Sequencer
- Data RAM
- Timing ECL Gate Array
- $\bullet$  Low noise supply voltage generation
- DVT BIOS hardware
- Address decoding, control registers and Cal-EEPROM

# Block Diagram

Detailed Description ...

### DVT BIOS Hardware (Sheets 1 to 4)

The DVT BIOS hardware has the function to interface between the VXI-Bus and the module specific hardware on the Timing Board. This interface is accomplished via a local processor. This board is realized as a plug-in board to the Timing Board. The complete VXI-interface-hardware is located near the J8-connector on the board.

The board has buffers to the VXI-Bus, the module hardware and a FPGA. The FPGA does the arbitration between the local CPU and the VXI-Bus, contains the VXI-Bus configuration registers and other VXI-Bus specific functions.

The BIOS Board consists of the MC68331 CPU, SRAM, Flash-EEPROM, buffers to the Timing Board, interfaces to an emulator, terminal and an EEPROM-load and debugging tool.

### Address Decoding, Control Register and Cal-EEPROM

(Sheets 5 and div.)

This functional unit provides all address signals, write— and read-strobes, reset signals and registered control signals, which are necessary to control the Timing/Data Board, and the Amplifier Boards.

The Cal-EEPROM stores the calibration tables of the
Timing ECL Gate Array,
ADC circuit,
Trigger levels,
Input-threshold and termination voltage DAC's.

At switch-on the Processor reads the calibration tables and keeps it in its local RAM.

# Low Noise Supply Voltage Generation (Sheets 24 and div.)

All VXI supply voltages (-12V, -5.2V, -2V, +5V, +12V, +24V) are LC-filtered at the board input (Sheet 2) by  $3.3\mu H$  inductors and  $47\mu F$  or  $1\mu F$  Tantalum capacitors. These filters are especially useful to suppress power-supply noise (in the region of about 100kHz up to 1MHz). Ceramic capacitors are distributed all over the board to suppress high frequency noise.

For noise sensitive devices, especially the oscillators and their controlling circuits, linear regulators generate additional voltages.

These voltages are

VCC\_OSC (+7.8V, U419, Q416),

VEE\_PLL (-8.3V, U631),

+20VVCO (+20V, U630),

VP\_PLL (+6.3V, U420, Q414),

VCC\_OSC (+10V, U419, Q415),

VCC\_SW (+5V, U420, Q419).

The data SRAM's and parts of the address decoding use +3.5V, generated by U553 and Q550.

# External Input (Sheet 24 and 25)

A signal at the external input can start, stop or gate the period generator.

The external input circuit converts the input voltage to an ECL signal. The external input signal enters through connector J304. The input impedance is 50 Ohm.

The high frequency components of the input signal are attenuated and AC coupled to the non-inverting comparator input. The low frequency components are also attenuated, inverted by U351 and coupled to the inverting input of the comparator. U351 also adds the threshold voltage.

Diodes CR359 to 363 prevent the comparator from hazardous voltages.

The threshold voltage is generated and adjusted by the DAC U416 and the operational amplifiers U417  $\,$ 

## Clock/Reference Input (Sheet 14 and 16)

The Clock/Ref. input can be used as reference clock for the PLL (1, 2, 5 or 10MHz nom.) or as external clock source.

The Clock/Reference input signal is AC coupled to the input of the comparator. There is no DC path. So no threshold generation is needed, the comparator threshold is 0V. Diodes CR350 and 364 prevent the comparator from hazardous voltages

Phase Locked Loop PLL (Sheets 14, 18 and 19) The internal PLL consists primarily of a RF oscillator (U101) with a frequency range of 330MHz to 670MHz, a PLL frequency synthesizer chip (U807) and a loop filter.

The oscillator sends its output signal AC-coupled to an ECL-splitter circuit U102, which converts the single ended signal into two differential ECL signals, one for phase-frequency-compare and one to a divider. U104 and surrounding components regulate the dutycycle of the splitter output to 50%.

A flip-flop divides the output of the  $20\,\mathrm{MHZ}$ -reference oscillator Y800 by two. The multiplexer U810 allows selecting from three different reference sources:

the VXI reference, an external reference clock, the internal reference.

The selected reference clock is applied to the PLL IC U807. Inside the IC the clock signal is passed through a reference divider. A second divider process the output from the VCO (Splitter) and the two divided signals are phase-frequency-compared, producing an output current. The current/charge is proportional to the phase difference between the compared signals. When the phase difference is zero the output current is also zero.

This signal is filtered with the active integrator circuit U808 and some passive components. A LC low-pass-filter suppresses the unwanted spectral components. U 304 limits the range of the output voltage of the loop filter to about 0V to 12V, a range suitable for tuning the VCO to frequencies between 330MHz and  $670 \, \mathrm{MHz}$ .

The external tracking PLL also uses oscillator U101. Phase comparator U800 compares the signal from the external clock input and the clock from the system clock counter. The output signal from the comparator is filtered by U801, U806, U804 and surrounding components. The gain of the filter is variable with the switches U803 and U805. This is necessary for the PLL to work stable with different external clock speeds.

To decide how to set the gain switches the frequency of the external clock input can be measured by the ASIC U127. For high frequencies the clock has to be divided by counter U123.

# MCLK Divider (Sheet 14)

For data output frequencies lower than 170kHz the MCLK has to be divided. Counter U107 and flip-flop U108 allow division up to 512 while maintaining a dutycycle of the output signal of 50%. Multiplexer U103 selects if a divided or undivided MCLK will be distributed.

### System Clock Divider (Sheet 15)

The System Clock divider has 2 reasons:

First it divides the MCLK so that the tracking PLL is able to synchronize the MCLK frequency onto a external clock signal (See PLL description).

Second it generates the Clock for Start/Stop circuitry. The divider is build from two cascaded 8bit counters (U112/113) and a following flip-flop (U110), all 3 components are clocked by the MCLK. Again a multiplexer (U111) selects between divided and undivided clock.

## Start/Stop Logic (Sheet 20)

The timing system of the 81130A board uses a non-startable MCLK.

This is to increase the accuracy of the timing system, because units with a startable clock system tend to decrease the pulsewidth/period of the first few output-cycles. So to start the system another signal, called HRLS (High Run Low Stop), enables clock processing at the end of the clock

distribution tree. HRLS is distributed in parallel with the MCLK. The  $\mu P$  or a signal at the external input can start, stop or gate pulse/data generation of the board. Because these signals are asynchronous they have to be synchronized to the board clock. This is done in two steps, first synchronizing to the System Clock (U812/813/815) and then to the MCLK (U817).

## MCLK and HRLS Inputs and Outputs

The MCLK and HRLS signals have to be distributed. ECL-splitter circuits U820 and U821 generate 8 copies of these signals. The data generation section is running with one of these signals, but can run with an external HRLS and MCLK signal also. Two other splitter-circuits (U822/823) generate more copies for use in the data generation section of the board.

## Trigger Divider and Output (Sheets 22 and 23)

The trigger output generates either a periodical clock signal or a sequence trigger signal.

Counters U406 and U407 divide the MCLK signal to generate the periodical clock signal. The divider ratio can be in the range of 1 to 65536 (16-bit divider). Multiplexer U403 selects between divide ratio 1, 2 or variable or sequence trigger.

The board sequencer generates a sequence trigger signal, which is written into the FIFO U600 (sheet 9). In this trigger mode the trigger counter generates the read clock for the FIFO. After levelshifting and retiming of the data it is coupled to the MIX U403.

The output signal of that MUX drives the trigger amplifier, which is composed of a splitter buffer U412, levelshifting diodes CR400 and CR401 and two differential amplifiers build mainly of transistors Q401 to Q404.

The trigger amplifier has variable output levels. DAC U414 and current sources U422/Q405 and U422/Q406 generate the amplitude current. DAC U414 and U415/Q407/Q408 generate the highlevel voltage.

## Sequencer Clock Divider

The sequencer (description see below) has an upper operating frequency limit of  $42\,\mathrm{MHz}$ . So it cannot run with the MCLK signal directly. The sequencer clock counter, build with U116, U117 and U122, is gated by HRLS and divides the MCLK by a minimum ratio of 16. The maximum divide ratio is 65536 (16 bit).

## Sequencer

The basic architecture of the cell sequencer is a Moore state machine

Basically the state machine is implemented with memory (SRAM) with the address lines used as inputs. The outputs of the memory are the outputs of the state machine. Some of the outputs are fed back to inputs; they are called state bits and represent the test state. Depending on the test state the state machine can have different reactions to the inputs. Inputs and outputs are clocked into registers, so reactions take place at defined time stamps.

## Sequencer Inputs:

3 TC outputs of the counter CPLD 7 state bits  $\mu P{\rm -event}$  external event

## Sequencer Outputs:

7 control signals for the counters 21 load bits for the counters 7 state bits a  $\mu P$  interrupt bit trigger signal

The Counter CPLD comprises three 20bit counter. Each counter

generates a TC signal at a counter value of 100000hex. The TC propagates through another register in the MUX PLD, so that the  $\,$ sequencer receives a TC at 100001hex.

One counter counts the length of address segments, a second counter counts loops, and the third counter is the address counter, which generates the address for the data RAM. The address counter has a special shadow register where it can store the actual count value in case it is loaded. The value of the shadow register can be reloaded into the counter under control of the sequencer.

Because all counters get their load value from the same inputs just one counter can be loaded at a time (except the counters shall be loaded with the same value).

Every counter has 2 control inputs, load-enable and count-enable (LD and CE), that determine whether the counter stops, counts or loads a new value.

### Data RAM and FIFO's ((Sheets 9 and 10)

The Data RAM (64k\*16, U601/621) contains the user pattern. It is addressed from the Counter CPLD. Because the RAM is just 64k words deep only 16 of the 20 address bits are used. The RAM is upgradable to 256k.

The FIFO's (U605/606/625/626) are the 'rubber band' between the circuits which are running with the Sequencer Clock and the  ${\tt ECL}$ gate array. The 'rubber band' is necessary for delay generation (see below). The ECL gate array gets its clock, called Master Clock, from a cable at the front panel of the module and divides this clock to the same frequency as the Sequencer Clock. This clock is then used as read clock for the FIFO's. In the dual channel mode the two 9-bit wide FIFO's are read out from different read clocks, so that the two datastreams can have different delays.

ECL Gate Array (Sheets 12 and 13)
The ECL Gate Array (U702/752) has 3 functions: Delay generation and data formatting for 2 channels Multiplexing of stimulus data Demultiplexing of receive data

Delay is built in two steps. The first step is the counted delay. Delay counters are clocked with the Master Clock (MCLK). The counters are preloaded with a delay value and decrement that value by every MCLK. Once the counters reach '0', always the data period value is reloaded. Now the counters periodically generate the data period (see the picture as an example). The delay steps that can be generated by this way are equal to the Master Clock period (1.515ns ... 3.03ns).

The second step is the so-called Analog Delay. External DAC's (U700/750) generate a voltage that controls the analog delay. The maximum analog delay is larger than the largest Master Clock period (3.03ns). The analog delay allows for a delay resolution of 2ps.

Each ECL gate array has 2 independent delay generators. This allows RZ formatting of the output data (RZ = Return to Zero). NRZ data (Non Return to Zero) just needs one delay generator so that the two outputs of the ECL gate array can have different delays, while in RZ mode both outputs must have the same delays for the positive and the negative edge.

The example shows an output pattern in NRZ mode and in RZ mode. For simplicity the analog delay is set to '0'. The counted delay1 is 11 MCLK cycles, delay2 is 14 MCLK cycles. Data period is 1/8 of MCLK period. Output pattern is 1 1 0 . . .

The next function of the ECL gate array is data multiplexing. The gate array reads data from the FIFO's 16bit wide. These 16 bits are then parallel loaded into two 8bit shift registers. Then the

data is shifted out serially. The MUX-factor is the ratio of output data speed to FIFO data speed, e.g. a MUX-factor of 4 means that in every read cycle 4 data bits are put out. The output data speed is then 4 times the FIFO data speed. At a MUX factor of 16 the output bits of the second 8bit shift register are shifted into the first shift register so that 16 bits can be shifted out before a new read has to occur.

The timing diagram shows two cases: a MUX factor of 8 with both ECL gate array outputs active and a MUX factor of 16 with one output active.

# 81130A Timing Board BLOCK DIAGRAM



# www.valuetronics.com

# Output pattern in NRZ and RZ mode



# MUX factor 8 with both outputs active MUX factor 16 with one output active



3 c

# **Block Theory, Output Channels**

- I. Delay Width Board
- II. 10 V Output Amplifier Board
- III. 3.8 V Output Amplifier Board
  - IV. 2.5 V Output Amplifier Board



# Block Theory 3 c I

# Delay/Width Board

## General

The Delay/Width Board receives a differential period signal from the Timing Board. The Delay/Width Board delays every input pulse and sets the pulse width. After that processing a differential signal is routed back to the Timing Board.

Functional units are:

- Delay TIGER
- Width TIGER
- Control Voltage Sources
- Counter FPGA
- Cal-EEPROM

# Block Diagram



# Detailed Description ...

Delay TIGER (Sheets 1)

The Delay TIGER receives the signal TRIGDelTG from the Period TIGER. Depending on the selected data format that pulse is either a RZ signal with 50% dutycycle or a NRZ signal (in Data NRZ mode only). It is a CML logic signal with a highlevel of 0V and a swing of about 300mV.

In one of the RZ modes the TIGER triggers on the rising edge of the period signal and generates an output pulse with a certain pulse width. The width of that signal represents the delay time; a short width means a short delay and a larger width gives a larger delay. This signal, a CML level signal, is named TRIGWidTG.

In NRZ mode the Delay TIGER triggers on both edges of its input signal and delays both edges with the same value, so the output signal has the same width as the input signal.

A startable oscillator and a counter, which counts the number of oscillator periods, generate the delay. The period of the oscillator and the number of pulses, which are generated per trigger signal, are programmable, giving a programmable delay.

### Width TIGER (Sheets 1)

The Width TIGER triggers on the TRIGWidTG signal from the Delay TIGER and generates the signal WidTGOUT, which is routed back to the Timing Board.

In RZ pulse or pattern mode the Width TIGER triggers on the negative slope of the TRIGWidTG signal and generates a signal with the chosen pulse width. In NRZ mode the TIGER triggers on both slopes and maintains the pulse width of the input signal and in double pulse mode it triggers on both slopes and generates two pulses with the same pulse width.

### Control Voltage Sources (Sheet 2 and 3)

The control voltage sources control the period of the TIGER oscillators. They deliver a voltage in the range of -0.8V to -3.2V. The voltages are arranged as differential pairs to suppress common mode disturbances. 12bit Digital-to-Analog converters U201A/B and U301A/B, operational amplifiers U202...204 and U302...304 set the voltage level.

Because the TIGER oscillator changes its oscillation frequency with temperature the temperature of the TIGERs is sensed with on-chip temperature diode. The diodes are biased with a 100mA constant current. The current source is build with U209/U309. A portion of this temperature voltage is added to the control voltages to compensate the temperature drift. Because the drift differs from part to part the DAC's U201C/D and U301C/D set the appropriate level of compensation.

# Counter FPGA (Sheet 1)

The counter FPGA is the companion to the TIGER IC because it expands the delay and width counter of the TIGERs. The TIGERs have 7bit counters only, which allow a delay or width of just up to 200ns. Larger times are obtained by cascading the TIGER counters with the 32bit counters of the counter FPGA. The counters get the signals DELTGDIVCLK and WIDTGDIVCLK from the TIGERS and send back the signals TCDELCNTR and TCWIDCNTR.

### Cal EEPROM (Sheet 1)

The Cal-EEPROM keeps the tables with the calibration data of the Delay- and the Width-TIGER. Calibration data comprises the period/DAC pairs and the drift values of the oscillators.

At switch-on the Processor of the Timing Board reads the calibration tables and keeps it in its local RAM.

# Block Theory 3 c II

# 10 V Output Amplifier Board

## General

The 10 V Output Amplifier Board receives a differential signal from the Delay/Width Board. The 10 V Output Amplifier Board generates the variable transitions and sets the amplitude and offset. After that processing a output signal is available.

Functional units are:

- SLAVE IC
- Linear Amplifier
- Offset Control
- Output Mode Switches
- Power Monitors
- Board Detection and Interrupt Request Register

## Block Diagram

# Detailed Description ...

### Slave IC

The SLAVE IC is an integrated circuit which provides a preamplifier with the opportunity to adjust the transition times and amplitude of the output signal.

## Linear Amplifier

The linear amplifier is a current feedback push pull amplifier with cascode output stages. It multiplies the output signal of the SLAVE IC with a factor of 4.5 to achive the requested output amplitude. For special purposes like calibration it is possible to disable one side of the push pull output stage. Since there are different signal pathes for low and high frequency signals it is important for undisturbed pulse shapes to adjust the gain of the low frequency path to match the high frequency path. The dependence of the output stage transistors bias point on the signal amplitude is eliminated by a special offset current source which is controlled by the BIAS\_REF parameters. Because it may be necessary to adjust min. transition times and overshoot there are capacitor diodes in the current feedback path.

### Offset Control

An additional bipolar current source is used to adjust the output voltage window. Due to inductive decoupling it has no influence on the high frequency behavior of the amplifier.

## Output Mode Switches

The output switch unit provides different modes for output impedance and channel addition.

output disabled, signal is led to the neighbour channel

#### Power Monitors

The power monitors watch the currents and voltages of the output stage. If the power dissipation of the output transistors exceeds the limits a interrupt is initiated by setting LRESET = Low (edge triggered interrupt). In addition all frontend registers switch to reset state. The power limits are adjustable by MAXPLIM and MINPLIM voltages. The output voltage is limited by hard limits (-20.5 ..+20.5 V) and additional programmable soft limits, which are programmed in relation to output amplitude and offset.

### Board Detection and Interrupt Request Register

Any read access to the frontend board returns the (7 bit) board ID  $0\times0$ A and the state of the interrupt request register. Interrupts are initiated by falling edges of L\_INT (Bit 5 Latch 1). Setting L\_INT to "0" disables interrupts. In normal operation modes the interrupt request register has to be set to "1".

An interrupt occurence is indicated by value "0".

bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0
IntReg ID6 ID5 ID4 ID3 ID2 ID1 ID0

# 3.0 10V Output Amplifier Block Diagram





# Block Theory 3 c III

# 3.8 V Output Amplifier Board

## General

The 3.8 V Output Amplifier Board receives a differential signal from the Delay/Width Board. The 3.8 V Output Amplifier Board generates differential output signals and sets the amplitude and offset.

After that processing a differential output signal is available.

#### Functional units are:

- Levelshifter
- Pulse Shaper (differential amplifier)
- Output stage (differential amplifier)
- Transition Timer Converter
- Output Mode Switches
- Voltage Monitors
- Board Detection and Interrupt Request Register

# Block Diagram

# Detailed Description ...

### Levelshift

he ECL input levels are shifted to values between -3.3V and -4.2V.

### Pulse Shaping

The first amplifier stage is to provide a proper shaped signal for the output stage. Threfore it is neccesary to adjust the common emitter current in dependence on amplitude.

# Output Stage

The output stage is composed of two differential amplifiers. The output currents of these amplifiers are added and internal terminated with 50 W into termination voltage VH. This termination voltage VH determines the high level of the output signal. The amplitude depends on the common emitter current (IAmp) of the output amplifiers.

# Transition Time Converter and Output Mode Switches

The output switch unit provides different modes for output signals and transition times..

output disabled output enabled single ended

differential fast transition times < 600 ps / 900 ps slow transition times about 1.6ns

### Voltage Monitors

If the output voltage exceeds the limits an interrupt is initiated by setting LRESET = Low (edge triggered interrupt). In addition all frontend registers switch to reset state. The output voltage is limited to  $6.5\mathrm{V}$  and  $-3.5\mathrm{V}$ .

## Board Detection and Interrupt Request Register

Any read access to the frontend board returns the (7 bit) board ID  $0\times0$ B and the state of the interrupt request register. Interrupts are initiated by falling edges of L\_INT (Bit 5 Latch 1). Setting L\_INT to "0" disables interrupts. In normal operation modes the interrupt request register has to be set to "1".

An interrupt occurence is indicated by value "0".

bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0
IntReq ID6 ID5 ID4 ID3 ID2 ID1 ID0

# 4.0 3.8V Output Amplifier Block Diagram





# Block Theory 3 c IV

# 2.5 V Output Amplifier Board

# General

The  $2.5~\rm V$  Output Amplifier Board receives a differential ECL signal from the Delay/Width Board and converts it to a differential output signal with variable levels.

In principle the amplifier is a differential stage driven by a preamplifier. A current source delivers the amplitude current IAMP to the differential stage. This current is variable by means of a DAC.

Resistors connected from the output lines to the highlevel voltage source VHIL determine the output impedance, which is 50W. A DAC sets the level of the highlevel voltage source.

Output highlevel HIL and lowlevel LOL can be calculated by:

```
Highlevel:
HIL = (VHIL * RL +VTERM * ROUT) / (RL + ROUT)

Lowlevel:
LOL = (VHIL * RL + VTERM * ROUT - IAMP * ROUT * RL) / (RL +ROUT)
```

A EEPROM on the amplifier board holds the calibration data of the voltage and current source.

Relays allow switching the outputs off. In OFF mode the signal is switched to an on-board 50  $\mbox{Ohm}$  resistor.

# Block Diagram



4

# Exchanging the Boards

This section contains at the moment the procedure for exchanging the following:

0957-3741

| rower suppry       | 0937 3741                                                |
|--------------------|----------------------------------------------------------|
| Mother/CPU Board   | 81101-69501<br>81104-69501<br>81110-69501<br>81130-69501 |
| Battery on CPU Bd. | 1420-0557                                                |
| Timing Board       | 81101-69513<br>81104-69513<br>81110-69513<br>81130-69503 |
| Output Channel AY  | 81101-69515<br>81105-69515<br>81111-69515<br>81112-69507 |
| Frontend Board     | 81131-69505<br>81132-69509                               |

# Warning

### SHOCK HAZARD

Power Supply

Only service-trained personnel who are aware of the hazards involved should remove, configure and install the instrument. Before you perform the board exchange, disconnect the AC power and field wiring from the mainframe after the switch OFF.

# Caution



# STATIC ELECTRICITY may damage

 $\begin{tabular}{ll} \it STATIC SENSITIVE DEVICES \\ \it Handle the boards only at 'Static Safe' work stations. \\ \end{tabular}$ 

Static electricity is a major cause of component failure. To prevent damage to the electrical components in the mainframe and the plug-in boards, observe anti-static techniques whenever handling a board!

Before replacing any board, make sure that the unit is calibrated properly and check the Power Supply.

If there are error messages concerning different boards, begin with the first error and try to fix it with the tips given in 'Error Description' of Chapter 2, Troubleshooting.

Installing is the reverse of the procedure given for removing.

## Terms used and what they mean ...

Some of the terms used in this chapter can be misleading in the wrong context. For example, the word *replacement* can refer to the act of changing a faulty subassembly, or replacing a working one after it has been removed from the instrument.

Here are some of the terms used in this chapter, and what we mean by them:

Fit To attach a subassembly to the instrument, usually taken to mean a subassembly that was not there before. (see Retrofit)

Install To place any subassembly to/into the instrument.

**Refit** To put a subassembly back into the instrument, after removal for any reason.

Replace To remove a faulty subassembly, and fit a new (working) one.

 ${\bf Remove}$  To take any subassembly (working or not) away from/out of the instrument.

# The Tools you need ...

The following tools enable all fixings to be removed and replaced:

- \* Medium cruciform screwdriver (fan assy)
- \* Torx screwdriver, T-10 (PC boards, case)
- $\star$  Torx screwdriver, T-25 (case handles)
- \* 6mm diameter nutdriver (BIOS Bd.)
- \* 7mm diameter nutdriver (HP-IB cable)
- \* 12mm diameter nutdriver (RPG Head unit)
- \* 14mm diameter nutdriver (BNC connectors)

# Prepare the unit for repair ...

- Write down the original serial number of the mainframe. You need this info if the Mother-/CPU Bd. must be replaced to re-enter it to the unit after repair, so the mainframe serial number stays with the customer!

so the maintrame serial number stays with the customer

The serial number label you may find on the rear of the unit.

To see the serial number of the mainframe on the display

do the following:

Press HELP, [SERIAL #]

The 81100 display lists the instrument's products and serial number.

The display on your instrument should look similar to this:

FRAME: 81110A 165 MHz

Serial No: DE38700135

OUTPUTS

Ch1-Bd.: 81111A

Ch2-Bd.: 81111A

(The 81101A screen do not show the OUTPUTS)

The serial number given for the **FRAME** applies to the Mainframe, the Power Supply, the Microprocessor Board, and the Timing Board. The number(s) available of the Output Channel(s) applies to the installed numbers of outputs and Model Number. The serial number(s) are shown on the rear.

- Save your settings. It is helpful to make data backups of your daily used settings. If not already done, do it now to an extra memory card.
- Switch OFF the power switch on the mainframe.
- Disconnect the AC power wire from the mainframe.
- Disconnect the BNC/SMA cable(s) connected to the instrument.

## Note

- Some of the subassemblies need to be removed in a specific order, and the instructions have been written with this in mind.
- The instructions can also be used in reverse to provide the steps needed for retrofiting subassemblies.

# Opening the unit ...

 Remove the Rubber Bumpers (if not already removed because unit is used in a rack)



- Remove the carrying handles from each side of the case removing 2 screws each. Both sides have the same fixings.
- Remove the cover top from the case removing the 9 screws on the rear securing the cover top to the case.
- Remove the cover bottom from the case removing the 6 screws on the rear securing the cover bottom to the case.



Open unit: e.g. 81110A with 2 x 81111A

# What to do with the Boards/Assy ...

This information is needed if the defective board/assy is coming back to the factory for repair.

## Note

 Before disconnecting/removing any cable, mark the cables (and their connectors) so they correspond again at time of reassembling.

# Replacing Boards/Assies

- Replacing Power Supply Module
- \* Remove the four screws holding the Power Supply Module to the side of the case
- \* Remove the three power supply cables from the Mother-/CPU Bd and power switch



 $^{\star}$  Cut the 'Tierap' holding the thermal-resistor to the cable



Thermal-resistor

- \* Remove the front assy
- $^{\star}$  Remove the screws of the frontendholder (from the top side)
- \* Remove the screws holding the Frontend Bd(s). to the Timing Bd.



81101A with rear panel output

- \* Carefully remove the Frontend  $\operatorname{Bd}(s)$ . from the Timing  $\operatorname{Bd}$ . and move it a little to aside
- $^{\star}$  Move the Power Supply Module in direction of the frontpanel
- \* Remove the Power Supply Module out of the case
- \* Put the new Power Supply Module into the case, press it in direction to the rear panel and fasten the four screws!

At implementing the Power Supply Module exch. p/n 0957-2779

- \* first fasten to the module frame the cover safety
- p/n 81110-04102 using a double sided adhesive tape
- \* and the two clip, cable p/n 1400-1625



- Replacing the Output Channel Assy 81101A, 81105A,

The serial number of the Output Channel Assy doesn't need to be entered anywhere.

Replacing Delay-Width Board
Replace Delay-Width Board of the channel displayed in the error message, if only some of the following components fail:

Delay TIGER, Width TIGER, VCO >= 2

A Delay-Width Board must be replaced together with its corresponding Frontend Board.

Replacing Frontend Board
Replace Frontend Board of the channel displayed in the error message, if only the following tests fail:

Low/High Level

# A Frontend Board must be replaced together with its corresponding Delay-Width Board.

- \* Remove the SMA-cables from the Frontend Bd.
- \* Remove the nut fixing the Frontend Bd. to the holder
- $^{\star}$  Remove the screws holding the Frontend Bd. to the holder
- \* Remove the screws holding the Frontend Bd. to the Timing Bd.



81110A with 2 x 81112A

- \* Carefully remove the Frontend Bd. from the connectors of the Timing Bd.
- \* Remove the srews holding the Delay/Width Bd. to the Timing Bd.
- \* Carefully remove the Delay/Width Bd. from the connectors of the Timing Bd.

## - Replacing the Frontend Board 81131A, 81132A,

Replace Frontend Board of the channel displayed in the error message, if only the following tests fail:

Low/High Level

- \* Remove the cables from the Frontend Bd.
- $^{\star}$  Remove the nut fixing the Frontend Bd. to the holder
- \* Remove the screws holding the Frontend Bd. to the Timing Bd.



- \* Take care to the thermal inface between the heatsink sheet, metal and the heatsink of the Frontend Bd.
- \* Carefully remove the Frontend Bd. from the connectors of the Timing Bd.

### - Replacing Timing Board

Replace Timing Board together with the BIOS Board, if only some of the following components fail:

Clock Input comparator, External Input comparator, PLL, Period divider, Period TIGER IC, Pattern RAM, Strobe Out, Trigger Out, VCO 0 or 1

- \* Follow the procedure to remove the Output Channel Assy
- \* If the unit is a two-channel instrument mark the Frontend Bd's. and their corresponding Delay/Width Bd's!

```
! Do not mix the Frontend Bd's. ! and their corresponding Delay/Width Bd's !
```

- \* Remove the frontendholder
- \* Remove the three screws fastening the BIOS Bd. to the Timing Bd. Remove the BIOS Bd.
  - Remove also the three spacers the BIOS  ${\tt Bd.}$  was fastened to



\* Remove the screws holding the Timing Bd. to the case

Do not forget the one screw at the frontendholder!

- \* Mark the SMA-cables connected to the Timing Bd.!
- \* Remove the SMA-cables from the connectors
- \* Carefully remove the Timing Bd. out of the interface connectors of the Mother Bd.

## - Replacing Mother-/CPU Board

Replace Mother-/CPU Board, if only some of the following components fail:

uProcessor, Motherboard, Interface,

- \* Follow the procedure to remove the Output Channel Assy and the Timing Bd.
- \* Remove the three cables of the Power Supply Module
- \* Remove the HP-IB cable and the cables connecting the fans



- \* Remove the screws holding the Mother-/CPU Bd. to the frontpanel subassy
- \* Carefully remove the Mother-/CPU Bd. from the 'filter connector'

After replacing the Mother-/CPU Board the mainframe serial number must be re-entered to the unit.

This can ONLY be done using a controller!

# Note

```
:DIAG:OPTION "<serial_number>"
```

Sets the instruments serial number. "<serial\_number>" is an ASCII string with a length up to 16.

for example: "DE38700135"

## - Replacing the battery on the Mother-/CPU Board

- \* Remove the Front Frame Assy (two screws on each frame side)
- \* Remove the metal plate holding the battery onto the Mother-/CPU Board
- \* Replace the battery

# Note

# Installing the Board/Assy ...

!

 Installing is the reverse of the procedure given for removing.









# **Agilent Technologies**

Deutschland GmbH

Postfach 1473 71004 Boeblingen Germany Telefon:(+49) 7031/464-0 Telefax:(+49) 7031/464-6532 Mailing Address

Herrenberger Str. 130 71034 Boeblingen Germany

May 18, 2000

After installing a new Bd. (p/n 811xx-66513/-69513 or 811xx-66515/-69515 or 81112-69507) in an older unit, the following error may accure at power up selftest:

modules test fails

and error queue is: HW 1/CAL DATA CORRUPTED

It is the new BIOS SW in an old unit!

Please do the following:

- \* place the unit in an safe and calm area!
- \* switch unit ON
- \* press the [Help] key two times (>> clear the error queue)
- \* WAIT 30 min for warm up!
- \* press [More]
- 'press' Configl
- on the screen select with the cursor key down

Perform: Selftest

(do not start the selftest!)

- press one key after the other to start temperature cal

 $.\ 4\ 9\ 0\ 7\ 0\ 3\ 1\ 1\ 4\ 3\ 3\ 0\ 4$ 

the display shows:

- "Calibrate VCO drift ..... please wait " wait 30 min until ready!
- if no fail
- press one key after the other to end temperature cal

.4907031142912

the display shows some seconds:

"Store Calibration data ..... please wait "the display shows:

" BURN CALIBRATION DATA PASSED "

\* switch unit OFF and ON again NO ERROR should be visible!

**B**oeblingen **V**erification **S**olutions Operation Agilent Technologies Deutschland GmbH Germany bvs-pdga\_support@agilent.com

http://www.agilent.com/find/dvt

Agilent Technologies Deutschland GmbH Herrenberger Str. 130 71034 Böblingen Registered offices of the enterprise: Boeblingen

http://www.agilent.com

Local court: Boeblingen HRB 4716

Managing directors: Hans-Günter Hohmann (Chairman), Karlheinz Brüderle, Dr. Hans-Hermann Dietrich, Reinhard Hamburger

5

# Assembly-level Parts List & Mechanical Parts Drawing

This section contains at the moment the assembly-level parts lists of the following models:

81101A 81104A with 81105A 81110A with 81111A / 81112A 81130A with 81131A / 81132A

### Replaceable Assemblies

### List of Exchange Assemblies

| Model  | Description           | original p/n | EXCHANGE p/n |  |  |  |
|--------|-----------------------|--------------|--------------|--|--|--|
|        | 81101                 | A            |              |  |  |  |
|        | BD AY MOTHER/CPU      | 81101-66501  | 81101-69501  |  |  |  |
|        | BD AY TIMING          | 81101-66513  | 81101-69513  |  |  |  |
|        | AY CHANNEL 50 MHZ *   | 81101-66515  | 81101-69515  |  |  |  |
| 81104A |                       |              |              |  |  |  |
|        | BD AY MOTHER/CPU      | 81104-66501  | 81104-69501  |  |  |  |
|        | BD AY TIMING          | 81104-66513  | 81104-69513  |  |  |  |
| 81105A | AY CHANNEL 80 MHZ *   | 81105-66515  | 81105-69515  |  |  |  |
| 81110A |                       |              |              |  |  |  |
|        | BD AY MOTHER/CPU      | 81110-66501  | 81110-69501  |  |  |  |
|        | BD AY TIMING          | 81110-66513  | 81110-69513  |  |  |  |
| 81111A | AY CHANNEL 165 MHZ *  | 81111-66515  | 81111-69515  |  |  |  |
| 81112A | AY CH 3.8V, 330 MHZ * | 81112-66507  | 81112-69507  |  |  |  |
| 81130A |                       |              |              |  |  |  |
|        | BD AY MOTHER/CPU      | 81130-66501  | 81130-69501  |  |  |  |
|        | BD AY TIMING          | 81130-66503  | 81130-69503  |  |  |  |
| 81131A | BD AY 3.8V, 400 MHZ   | 81131-66505  | 81131-69505  |  |  |  |
| 81132A | BD AY 2.5V, 660 MHZ   | 81132-66509  | 81132-69509  |  |  |  |
|        | Agilent 81100         |              |              |  |  |  |
|        | POWER SUPPLY, 120W    | 0950-3741    | 0957-3741    |  |  |  |
|        | MONITOR-CRT           | 2090-0293    | 2097-0293    |  |  |  |
|        |                       |              |              |  |  |  |

\* The AY CHANNEL (Frontend AND Delay/Width Bd.) have to be replaced together!

If you replace only one board or mix them up, the unit may not work correct/work out of specification!

To replace the boards special information is needed! Please see the Information Sheet you get with the Exch. Board!

Please send back the defective part with a

### detailed failure description!

Therefore, copy the page at the end of this chapter, fill in the requested information and send it back together with the defective part.

To find exchange information:

- Refer to the procedure in this Guide to replace the boards. (Chapter 4, Exchanging the Boards)
- Refer to the procedure in this Guide to run the self test (Chapter 3, Troubleshooting Self Test...)

#### List of Non Exchange Assemblies

| Item          | Part Number | Description                            |
|---------------|-------------|----------------------------------------|
|               | Agilent 81  | 100                                    |
| SW1           | 0960-0865   | RPG MODULE                             |
| *MP172, MP173 | 1400-1625   | CLIP, CABLE *                          |
|               | 1420-0557   | BATTERY 3V                             |
| MP3           | 81110-04101 | COVER TOP                              |
| * MP312       | 81110-04102 | COVER SAFETY *                         |
| MP5           | 81110-24510 | CONNECTOR CASE                         |
| MP6,MP7       | 81110-24701 | SPACER FRONTEND                        |
| MP14          | 81110-44301 | LABEL CONFIG                           |
| MP15          | 81110-44302 | LABEL CE/CSA                           |
| MP231         | 81110-46001 | BUMPER FRONT                           |
| MP232         | 81110-46002 | BUMPER REAR                            |
| MP309         | 81110-47401 | CURSOR KNOB RPG                        |
| MP16          | 81110-47402 | KEY CAP LINE SW                        |
| MP1           | 81110-60101 | CHASSIS MAIN                           |
| MP301         | 81110-60201 | FRONT PANEL ASSY                       |
| MP4           | 81110-61210 | BRACKED FRONTEND                       |
| W3            | 81110-61601 | CABLE AY PWR SW                        |
| W1            | 81110-61602 | CABLE AY HP-IB                         |
| W4            | 81110-61603 | CABLE AY RIB40                         |
| W2            | 81110-61604 | CABLE AY DISPL                         |
| A1            | 81110-66502 | BD AY, RPG                             |
| W5,W6         | 81110-68501 | FAN ASSY                               |
|               | 81100-68700 | FRONT PANEL AY 811xxA                  |
|               | 01100-00700 | do not order                           |
|               | 81100-68710 | BASE CHASSIS AY 811xxA<br>do not order |
|               |             |                                        |

| 81101A                         | , '04A, '05A, '1 | 10A , '11A, '12A  |  |  |  |  |
|--------------------------------|------------------|-------------------|--|--|--|--|
| W10,W11,W12,W13                | 81110-61610      | CABLE AY BNC-SMA  |  |  |  |  |
| W14,W15,W16,W17                | 81110-61611      | CABLE AY BNC-MCX1 |  |  |  |  |
| * MP2                          | 81110-64112      | COVER BOTTOM *    |  |  |  |  |
|                                | <b>81101</b> A   | 1                 |  |  |  |  |
| MP310 81101-40201 PANEL FRONT  |                  |                   |  |  |  |  |
|                                | 81104A, 81       | 105A              |  |  |  |  |
| MP310                          | 81104-40201      | PANEL FRONT       |  |  |  |  |
| 81110A                         |                  |                   |  |  |  |  |
| MP310                          | 81110-40202      | PANEL FRONT       |  |  |  |  |
| 81130A, '31A, '32A             |                  |                   |  |  |  |  |
| MP310                          | 81130-40201      | PANEL FRONT       |  |  |  |  |
| MP4                            | 81130-61201      | BRACKED FRONTEND  |  |  |  |  |
| W10,W11,W12,W13<br>W14,W15,W16 | 81130-61610      | CABLE AY FFP      |  |  |  |  |
| * MP2                          | 81130-64111      | COVER BOTTOM *    |  |  |  |  |
| 81132A                         |                  |                   |  |  |  |  |
| MP7                            | E4842-04101      | THERMAL INTERFACE |  |  |  |  |

\* The NEW Cover Bottom is ONLY possible to be installed together with the new Power Supply, 120W! The new power supply is backward compatible and don't need the safety cover and cable clips any longer.

```
For older units with power supply p/n 0957-2779 installed 81101A SN DE38900597 and below 81104A SN DE38900465 and below 81110A SN DE38900804 and below use cover bottom p/n 81110-64102

81130A SN DE38900304 and below use cover bottom p/n 81130-64101
```

Board Exchange Information Sheet



### **Agilent Technologies**

Deutschland GmbH

Postfach 1473 71004 Boeblingen Germany Telefon:(+49) 7031/464-0 Telefax:(+49) 7031/464-6532 Mailing Address

Herrenberger Str. 130 71034 Boeblingen Germany

May 18, 2000

After installing a new Bd. (p/n 811xx-66513/-69513 or 811xx-66515/-69515 or 81112-69507) in an older unit, the following error may accure at power up selftest:

modules test fails

and error queue is: HW 1/CAL DATA CORRUPTED

It is the new BIOS SW in an old unit!

Please do the following:

- \* place the unit in an safe and calm area!
- \* switch unit ON
- \* press the [Help] key two times (>> clear the error queue)
- \* WAIT 30 min for warm up!
- \* press [More]
- 'press' Configl
- on the screen select with the cursor key down

Perform: Selftest

(do not start the selftest!)

- press one key after the other to start temperature cal

 $.\ 4\ 9\ 0\ 7\ 0\ 3\ 1\ 1\ 4\ 3\ 3\ 0\ 4$ 

the display shows:

- "Calibrate VCO drift ..... please wait " wait 30 min until ready!
- if no fail
- press one key after the other to end temperature cal

.4907031142912

the display shows some seconds:

"Store Calibration data ..... please wait "

the display shows:

"BURN CALIBRATION DATA PASSED "

\* switch unit OFF and ON again NO ERROR should be visible!

**B**oeblingen **V**erification **S**olutions Operation Agilent Technologies Deutschland GmbH

Germany

bvs-pdga\_support@agilent.com

http://www.agilent.com/find/dvt

Agilent Technologies Deutschland GmbH Herrenberger Str. 130 71034 Böblingen

Registered offices of the enterprise: Boeblingen

Local court: Boeblingen HRB 4716

Managing directors: Hans-Günter Hohmann (Chairman), Karlheinz Brüderle, Dr. Hans-Hermann Dietrich, Reinhard Hamburger

http://www.agilent.com

# Board Exchange Information Sheet

| 8116                          |            |
|-------------------------------|------------|
| Customer:                     |            |
| Date:                         |            |
| CSO number:                   | CE name:   |
| csc:                          | phone no.: |
|                               |            |
| Self Test message:            |            |
|                               |            |
|                               |            |
| Detailed failure description: |            |
|                               |            |
|                               |            |
|                               |            |
|                               |            |
|                               |            |
|                               |            |
| Feedback information:         |            |
|                               |            |
|                               |            |
|                               |            |
|                               |            |
|                               |            |
|                               |            |

copy this page - fill in the information - and send it back together with the defective board! additional you may fax the completed page to (+49) 7031-464-6532, BVS PL24 Product Support

### PIC REPORT



Design Gateway - Material List sorted by Reference Designator - May.18, 2000

Material List, Rev, Status: 81100-68700 , 3903 , RLSE Description : FRONT PANEL AY 811XXA

| Ref.D.                                                                       | Comp.Number                                                                                                                                                   | Rev. | Component Description                                                                                                                              | Qty-per                                                                                |
|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| A1<br>DS1<br>MP301<br>MP303<br>MP304<br>MP305<br>MP306<br>MP311<br>SW1<br>W2 | 81110-66502<br>2090-0293<br>81110-60201<br>81110-41901<br>08110-44101<br>08110-44102<br>08110-46501<br>08114-47105<br>0960-0865<br>81110-61604<br>81110-61603 | 3739 | RPG Board MONITOR-CRT 10 IN MONO NORITAKE FRONT PANEL ASSY RUBBERMAT PLATE PLATE KEYPAD FOIL GASKET FOAM OPTICAL ENCODER Cablay Displ Cbl Ay Rib40 | 1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000 |
| ======= E1                                                                   |                                                                                                                                                               |      | End of Report ========                                                                                                                             |                                                                                        |



Design Gateway - Material List sorted by Reference Designator - May.25, 2000

Material List, Rev, Status: 81100-68710 , 4021 , RLSE Description : BASE CHASSIS AY 811XXA

| Rof D | Comp Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RATI | Component Description                                                                                                           | Qty-per |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------|---------|
| A1    | 81110-66401<br>81110-60111<br>8160-0797<br>8160-0797<br>81110-47402<br>0960-0996<br>0380-0643<br>2190-0321<br>2190-0321<br>2190-0321<br>5022-1629<br>5022-1629<br>5022-1629<br>5022-1629<br>7120-6153<br>1400-0611<br>1400-1582<br>1400-1582<br>1400-1582<br>0515-0433<br>0515-0433<br>0515-0433<br>0515-0433<br>1400-1625<br>1420-0557<br>0950-3741<br>5040-1148<br>08110-24502<br>08168-24756<br>08168-24756<br>5040-9352<br>5040-9352<br>5040-9352<br>0460-0616<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430 | 3817 | MOTHER+uP BOARD                                                                                                                 | 1.0000  |
| MP1   | 81110-60111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | CHASSIS MAIN                                                                                                                    | 1.0000  |
| MP10  | 8160-0797                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | RFI STRIP-FINGERS BE-CU 15.2-MM-WD RFI STRIP-FINGERS BE-CU 15.2-MM-WD                                                           | 1.0000  |
| MP11  | 8160-0797                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | RFI STRIP-FINGERS BE-CU 15.2-MM-WD                                                                                              | 1.0000  |
| MP16  | 81110-47402                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | KEY CAP LINE SWI                                                                                                                | 1.0000  |
| MP17  | 0960-0996                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | FILTER PLATE MOUNTED LEADED CERAMIC                                                                                             | 1.0000  |
| MP100 | 0380-0643                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | STANDOFF-HEX .255-IN-LG 6-32-THD<br>STANDOFF-HEX .255-IN-LG 6-32-THD<br>WASHER-LK INTL T NO. 8 .168-IN-ID                       | 1.0000  |
| MP101 | 0380-0643                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | STANDOFF-HEX .255-IN-LG 6-32-THD                                                                                                | 1.0000  |
| MP102 | 2190-0321                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | WASHER-LK INTL T NO. 8 .168-IN-ID                                                                                               | 1.0000  |
| MP103 | 2190-0321                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | WASHER-LK INTL T NO. 8 .168-IN-ID                                                                                               | 1.0000  |
| MP104 | 5022-1629                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-TPG 4.8 x<br>SCREW-TPG 4.8 x<br>SCREW-TPG 4.8 x<br>SCREW-TPG 4.8 x                                                        | 1.0000  |
| MP105 | 5022-1629                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-TPG 4.8 x                                                                                                                 | 1.0000  |
| MP106 | 5022-1629                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-TPG 4.8 x                                                                                                                 | 1.0000  |
| MP107 | 5022-1629                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-TPG 4.8 x                                                                                                                 | 1.0000  |
| MP109 | 7120-6153                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | LABEL-WARNING 12.5-MM-DIA POLYE                                                                                                 | 1.0000  |
| MPII7 | 1400-0611                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | CLAMP-FL-CA 1-WD PVC                                                                                                            | 1.0000  |
| MP121 | 1400-1582                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | CLIP-CABLE AL                                                                                                                   | 1.0000  |
| MP122 | 1400-1582                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | CLIP-CABLE AL                                                                                                                   | 1.0000  |
| MP154 | 0515-0433                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M4 X 0.7 8MM-                                                                                            |         |
| MP155 | 0515-0433                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M4 X 0.7 8MM-                                                                                            |         |
| MP156 | 0515-0433                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M4 X 0.7 8MM-                                                                                            |         |
| MPI5/ | 0515-0433                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M4 X 0.7 8MM-                                                                                            |         |
| MPI/Z | 1400-1625                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | CLIP-CABLE STL                                                                                                                  | 1.0000  |
| MP1/3 | 1400-1625                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | CLIP-CABLE STL<br>BATTERY 3V .95A-HR LI MANGANESE DIOX                                                                          | 1.0000  |
| MPI/4 | 1420-0557                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | PWR-SPLY; POWER-150W; NOOF-OUTPUTS                                                                                              | 1.0000  |
| MD221 | 5040 1140                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | CHAFT CHOPT/CDAY                                                                                                                | 1.0000  |
| MD3U3 | 08110-24502                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | MEMODY CADD TIDE                                                                                                                | 1.0000  |
| MD306 | 08168-24756                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | SHAFT-SHORT/GRAY MEMORY CARD TUBE SPACER SHOCK ABS SPACER SHOCK ABS CAP FIBER DIAM. CAP FIBER DIAM. TAPE-INDL .5-IN-W .005-IN-T | 1.0000  |
| MP307 | 08168-24756                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | SPACER SHOCK ABS                                                                                                                | 1.0000  |
| MD308 | 5040-9352                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | CAP FIRER DIAM                                                                                                                  | 1.0000  |
| MD3U0 | 5040 9352                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | CAL FIDER DIAM                                                                                                                  | 1.0000  |
| MP313 | 0460-0616                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | TAPE-INDI. 5-IN-W 005-IN-T                                                                                                      | 0.0017  |
| MP400 | 0515-0430                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                                                                            | 1.0000  |
| MP401 | 0515-0430                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                                                                            | 1.0000  |
| MP402 | 0515-0430                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                                                                            | 1.0000  |
| MP403 | 0515-0430                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                                                                            | 1.0000  |
| MP404 | 0515-0430                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                                                                            | 1.0000  |
| MP405 | 0515-0430                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                                                                            | 1.0000  |
| MP406 | 0515-0430                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                                                                            | 1.0000  |
| MP407 | 0515-0430                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                                                                            | 1.0000  |
| MP408 | 0515-0430                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                                                                            | 1.0000  |
| MP409 | 0515-0430                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                                                                            | 1.0000  |
| W1    | 81110-61602                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | HP-IB-Cable Assy                                                                                                                | 1.0000  |
| W3    | 81110-61601                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | Cble Ay Pwr Sw                                                                                                                  | 1.0000  |
| W5    | 81110-68501                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3824 | FAN ASSY                                                                                                                        | 1.0000  |
| W6    | 81110-68501                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3824 | FAN ASSY                                                                                                                        | 1.0000  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |                                                                                                                                 |         |



Design Gateway - Material List sorted by Reference Designator - Jun.28, 2000

Material List, Rev, Status: 81110A , 4023 , RLSE Description :  $165/330~\mathrm{MHz}$  PULSE GEN

| Ref.D.         | Comp.Number                | Rev.         | Component Description                                                     | Qty-per |
|----------------|----------------------------|--------------|---------------------------------------------------------------------------|---------|
|                | 81100-44301                |              | LBL Model/SN The                                                          | 1.0000  |
|                | 81100-90061                |              | Reply Card                                                                | 1.0000  |
|                | 81110-40212                |              | Panel Front                                                               | 1.0000  |
|                | 81110-91020                |              | Agilent 81110/04                                                          | 1.0000  |
|                | 81110-91021<br>81110A #0BW | 4023         | Reference Guide<br>SERVICE DOCUMENT                                       | 1.0000  |
|                | 81110A #1CM                | 3832         | RACK MOUNT KIT                                                            | 0.0000  |
|                | 81110A #1CN                | 3832         | HANDLE KIT                                                                | 0.0000  |
|                |                            | 3832         | RACK MOUNT & HANDLE KIT                                                   | 0.0000  |
|                |                            | 3832         | RACK SLIDE KIT                                                            | 0.0000  |
|                |                            | 3832         | QUICK ST GU TAIWAN CHINESE                                                | 0.0000  |
|                |                            | 3832<br>3832 | QUICK ST GU KOREAN<br>QUICK START GUIDE CHINESE                           | 0.0000  |
|                | 81110A #ABF                | 3832         | QUICK ST GU FRENCH                                                        | 0.0000  |
|                |                            | 3832         | QUICK ST GU JAP                                                           | 0.0000  |
|                | 81110A #UFJ                | 4008         | 1MB SRAM MEMORY CARD                                                      | 0.0000  |
|                | 81110A #UK6                |              | COMMERCIAL COC                                                            | 0.0000  |
| 7.0            |                            | 4023         | REAR PANEL OPTION                                                         | 0.0000  |
| A3<br>A5       | 81110-66403                | 4008<br>3809 | TIMING BOARD<br>BIOS Baord                                                | 1.0000  |
|                | E4821-66451<br>81100-68700 |              | FRONT PANEL AY 811XXA                                                     | 1.0000  |
|                |                            | 4021         | BASE CHASSIS AY 811XXA                                                    | 1.0000  |
| A11<br>MP2     | 81110-64102                |              | COVER BOTTOM                                                              | 1.0000  |
| MP3            | 81110-04101                |              | COVER TOP                                                                 | 1.0000  |
| MP4            | 81110-61210                |              | BRACKET FRONTEND                                                          | 1.0000  |
| MP5<br>MP6     | 81110-24510                |              | CONNECTOR CASE                                                            | 1.0000  |
|                | 81110-24701<br>81110-24701 |              | SPACER FRONTEND<br>SPACER FRONTEND                                        | 1.0000  |
|                | 81110-24701                |              | Label Config                                                              | 1.0000  |
| MP15           | 81110-44302                |              | Label CE/CSA                                                              | 1.0000  |
|                | 1251-7999                  |              | DUST COVER-MICRO RBN 24 CONT CONN                                         | 1.0000  |
| MP110          | 6960-0002                  |              | PLUG-HOLE TR-HD FOR .5-D-HOLE STL                                         | 1.0000  |
|                | 6960-0002                  |              | PLUG-HOLE TR-HD FOR .5-D-HOLE STL                                         | 1.0000  |
|                | 6960-0002                  |              | PLUG-HOLE TR-HD FOR .5-D-HOLE STL                                         | 1.0000  |
|                | 6960-0002<br>6960-0002     |              | PLUG-HOLE TR-HD FOR .5-D-HOLE STL<br>PLUG-HOLE TR-HD FOR .5-D-HOLE STL    | 1.0000  |
|                | 6960-0002                  |              | PLUG-HOLE TR-HD FOR .5-D-HOLE STL                                         |         |
| MP116          | 6960-0002                  |              | PLUG-HOLE TR-HD FOR .5-D-HOLE STL                                         |         |
| MP150          | 0515-2048                  |              | SCREW-MACH M5 X 0.8 12MM-LG                                               | 1.0000  |
| MP151          | 0515-2048                  |              | SCREW-MACH M5 X 0.8 12MM-LG                                               | 1.0000  |
| MP152          | 0515-2048                  |              | SCREW-MACH M5 X 0.8 12MM-LG                                               | 1.0000  |
| MP153          | 0515-2048                  |              | SCREW-MACHINE ACCEMENT MACHINE ACCEMENT                                   | 1.0000  |
| MP158<br>MP159 | 0515-1410<br>0515-1410     |              | SCREW-MACHINE ASSEMBLY M3 X 0.5 20MM SCREW-MACHINE ASSEMBLY M3 X 0.5 20MM | 1.0000  |
| MP160          | 0515-1410                  |              | SCREW-MACHINE ASSEMBLY M3 X 0.5 20MM                                      | 1.0000  |
| MP161          | 0515-0430                  |              | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                      | 1.0000  |
| MP162          | 0515-0430                  |              | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                      | 1.0000  |
| MP163          | 0515-0430                  |              | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                      | 1.0000  |
| MP164          | 0515-0430                  |              | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                      | 1.0000  |
| MP165          | 0515-1946                  |              | SCREW-MACH M3 X 0.5 6MM-LG 90-DEG-FL                                      | 1.0000  |
| MP166<br>MP169 | 0515-1946<br>0380-4210     |              | SCREW-MACH M3 X 0.5 6MM-LG 90-DEG-FL STANDOFF-HEX 10-MM-LG M3.0 X 0.5-THD | 1.0000  |
| MP170          | 0380-4210                  |              | STANDOFF HEX 10 MM LG M3.0 X 0.5 THD                                      | 1.0000  |
| MP171          | 0380-4210                  |              | STANDOFF-HEX 10-MM-LG M3.0 X 0.5-THD                                      | 1.0000  |
| MP200          | 1460-1345                  |              | TILT STAND SST                                                            | 1.0000  |
| MP201          | 1460-1345                  |              | TILT STAND SST                                                            | 1.0000  |
| MP202          | 5041-9167                  |              | Foot                                                                      | 1.0000  |
| MP203          | 5041-9167                  |              | Foot Pottom No. C                                                         | 1.0000  |
| MP204<br>MP205 | 5041-9168<br>5041-9168     |              | Foot Bottom No S<br>Foot Bottom No S                                      | 1.0000  |
| MP203          | 5041-9186                  |              | Fr.Cap, Strap-Han                                                         | 1.0000  |
| ME Z U Ø       | 2041-2100                  |              | rr.cap, scrap-nam                                                         | 1.0000  |

### PIC REPORT

| MDOOT          | E041 010C                  | En Con Chuan Han                                                             | 1 0000 |
|----------------|----------------------------|------------------------------------------------------------------------------|--------|
| MP207          |                            | Fr.Cap, Strap-Han                                                            | 1.0000 |
| MP208          |                            | R. Cap,Strap-Han<br>R. Cap,Strap-Han                                         | 1.0000 |
| MP209          |                            |                                                                              | 1.0000 |
| MP210          |                            | Trim Strip Side                                                              | 1.0000 |
| MP211          |                            | Trim Strip Side                                                              | 1.0000 |
| MP213          |                            | Strap Handle                                                                 | 1.0000 |
| MP214          |                            | Strap Handle                                                                 | 1.0000 |
| MP220          |                            | KEY-LOCK-FOOT                                                                | 1.0000 |
| MP221          |                            | KEY-LOCK-FOOT                                                                | 1.0000 |
| MP222          |                            | KEY-LOCK-FOOT                                                                | 1.0000 |
| MP223          |                            | KEY-LOCK-FOOT                                                                | 1.0000 |
| MP231          |                            | BUMPER FRONT                                                                 | 1.0000 |
| MP232          |                            | Bumper rear                                                                  | 1.0000 |
| MP309          |                            | CURSOR KNOB RPG                                                              | 1.0000 |
| MP 400         |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         |        |
| MP401          |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP402          | 0515-0430                  | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP403          |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP 4 0 4       | 0515-0430<br>0515-0430     | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP 4 0 6       |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP406          | 0515-0430                  | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP 4 0 7       |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP 4 0 8       |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP 4 0 9       | 0515-0430<br>0515-0430     | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-<br>SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM- | 1.0000 |
| MP410<br>MP411 |                            |                                                                              | 1.0000 |
|                | 0515-0430<br>0515-0430     | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP412<br>MP413 |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-<br>SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM- | 1.0000 |
| MP413          |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP 414         | 0515-0430                  | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP415          | 0515-0430                  | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP417          |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP418          | 0515-0430                  | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP419          |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP420          | 0515-0430                  | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP421          |                            | NUT-HEX-DBL-CHAM 15/32-32-THD                                                | 1.0000 |
| MP422          | 2950-0035                  | NUT-HEX-DBL-CHAM 15/32-32-THD                                                | 1.0000 |
| MP423          | 2950-0035                  | NUT-HEX-DBL-CHAM 15/32-32-THD                                                | 1.0000 |
| MP424          |                            | NUT-HEX-DBL-CHAM 15/32-32-THD                                                | 1.0000 |
| MP425          |                            | NUT-HEX-DBL-CHAM 15/32-32-THD                                                | 1.0000 |
| MP426          | 2950-0035                  | NUT-HEX-DBL-CHAM 15/32-32-THD                                                | 1.0000 |
| MP427          | 2950-0035                  | NUT-HEX-DBL-CHAM 15/32-32-THD                                                | 1.0000 |
| MP428          |                            | NUT-HEX-DBL-CHAM 15/32-32-THD                                                | 1.0000 |
| MP429          |                            | WASHER-LK INTL T 15/32 IN .472-IN-ID                                         | 1.0000 |
| MP430          |                            | WASHER-LK INTL T 15/32 IN .472-IN-ID                                         | 1.0000 |
| MP431          | 2190-0102                  | WASHER-LK INTL T 15/32 IN .472-IN-ID                                         | 1.0000 |
| MP432          | 2190-0102                  | WASHER-LK INTL T 15/32 IN .472-IN-ID                                         | 1.0000 |
| MP433          | 2190-0102                  | WASHER-LK INTL T 15/32 IN .472-IN-ID                                         | 1.0000 |
| MP434          | 2190-0102                  | WASHER-LK INTL T 15/32 IN .472-IN-ID                                         | 1.0000 |
| MP435          | 2190-0102                  | WASHER-LK INTL T 15/32 IN .472-IN-ID                                         | 1.0000 |
| MP436          | 2190-0102                  | WASHER-LK INTL T 15/32 IN .472-IN-ID                                         | 1.0000 |
| MP437          |                            | WASHER-LK INTL T 1/2 IN .505-IN-ID                                           | 1.0000 |
| MP 4 4 0       |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP 4 4 1       | 0515-0430                  | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP 4 4 2       |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP443          |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP 4 4 4       |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-                                         | 1.0000 |
| MP 450         | 1400-0824                  | STRAP-CABLE PLSTC                                                            | 1.0000 |
| MP 451         | 1400-0824                  | STRAP-CABLE PLSTC                                                            | 1.0000 |
| MP 452         | 1400-0824                  | STRAP-CABLE PLSTC                                                            | 1.0000 |
| MP 453         |                            | STRAP-CABLE PLSTC                                                            | 1.0000 |
| MP 454         |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 8MM-                                         | 1.0000 |
| MP 455         |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 8MM-                                         | 1.0000 |
| MP456<br>MP457 |                            | SCREW-MACHINE ASSEMBLY M3 X 0.5 8MM-                                         | 1.0000 |
| MP457<br>MP600 | 81110-68301                | SCREW-MACHINE ASSEMBLY M3 X 0.5 8MM-PACKAGING ASSY                           | 1.0000 |
| MP600<br>MP601 | E8311-10020                | Agilent USER SW                                                              | 1.0000 |
| MP601<br>W9    | 8120-1689                  | NPT-902 3-COND 2-M-TC                                                        | 0.5000 |
| W10            | 81110-61610                | OPT-902 3-COND 2-M-LG<br>CablAy BNC-SMA                                      | 1.0000 |
| W10<br>W11     | 81110-61610                | Cablay BNC-SMA                                                               | 1.0000 |
| W11            | 81110-61610                | Cablay BNC-SMA                                                               | 1.0000 |
| W13            | 81110-61610                | CablAy BNC-SMA                                                               | 1.0000 |
| W14            |                            |                                                                              |        |
|                | 81110-61611                | CDIAY BNC-MCXI                                                               | 1.0000 |
| W15            | 81110-61611<br>81110-61611 | Cblay BNC-MCX1<br>Cblay BNC-MCX1                                             | 1.0000 |

### PIC REPORT

W16 81110-61611 CblAy BNC-MCX1 1.0000 W17 81110-61611 CblAy BNC-MCX1 1.0000



Design Gateway - Material List sorted by Reference Designator - Jun.28, 2000

Material List, Rev, Status: 81111A , 4026 , RLSE Description : 165 MHz PULSE GENERATOR CHANNEL

| 7121-0850                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | =====                                                                           |                                                                                                                                                                                                                                                                                                                                                                         |      | .======================================                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ======                                                                                                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9211-7897 CARTON-CORRUGATED SLC 14-IN-LG 10-IN 0.010 9222-1366 BAG-STAT-SHLD POLYM/MET ALY/POLYM FL 0.010 9222-1373 BAG-STAT-SHLD POLYM/MET ALY/POLYM FL 0.020 A1 81110-66408 3919 10V OUTPUT Board 1.000 A4 81110-66404 3837 DELAY-WIDTH BOARD 1.000 J1 1258-0143 SHUNT-PROGRAMMABLE 4 DBL PIN SETS; 1.000 MP1 0515-0430 SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-1.000 MP2 0515-0430 SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-1.000 MP3 0515-0430 SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-1.000 MP4 0515-0430 SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-1.000 MP5 0515-0430 SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-1.000 MP6 0515-0430 SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-1.000 MP6 0515-0430 SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-1.000 MP7 2190-0067 WASHER-LK INTL T 1/4 IN .256-IN-ID 1.000 MP9 E2755-44341 LBL 4AY THERMOPR 1.000 MP10 E2755-44341 LBL 4AY THERMOPR 1.000 MP11 81110-44301 Label Config 1.000 MP20 81110-01101 HEATSINK SHEET 1.000 MP25 0515-0430 SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM-1.000 MP20 81110-01101 HEATSINK SHEET 1.000 | Ref.D.                                                                          | Comp.Number                                                                                                                                                                                                                                                                                                                                                             | Rev. | Component Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Qty-per                                                                                                                                                                                                                                                                                                  |
| MP27 0515-0372 SCREW-MACHINE ASSEMBLY M3 X 0.5 8MM- 1.000 MP28 0515-0372 SCREW-MACHINE ASSEMBLY M3 X 0.5 8MM- 1.000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | A1 A4 J1 MP1 MP2 MP3 MP4 MP5 MP6 MP7 MP8 MP9 MP10 MP11 MP20 MP25 MP26 MP27 MP28 | 7121-0850<br>9211-7897<br>9222-1366<br>9222-1373<br>81110-66408<br>81110-66404<br>1258-0143<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430<br>2190-0067<br>2950-0216<br>E2755-44341<br>E2755-44341<br>81110-44301<br>81110-01101<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430<br>0515-0430 | 3919 | LABEL-ANTISTATIC 1.81-IN-WD 2.5-IN-L CARTON-CORRUGATED SLC 14-IN-LG 10-IN BAG-STAT-SHLD POLYM/MET ALY/POLYM FL BAG-STAT-SHLD POLYM/MET ALY/POLYM FL 10V OUTPUT BOARD SHUNT-PROGRAMMABLE 4 DBL PIN SETS; SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM- MASHER-LK INTL T 1/4 IN .256-IN-ID NUT-HEX-DBL-CHAM 1/4-36-THD .062-IN- LBL 4AY THERMOPR LBC 4AY THERMOPR LBC 4AY THERMOPR LBC 5CREW-MACHINE ASSEMBLY M3 X 0.5 6MM- SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM- SCREW-MACHINE ASSEMBLY M3 X 0.5 8MM- | 0.0200<br>0.0100<br>0.0100<br>0.0200<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000<br>1.0000 |



Design Gateway - Material List sorted by Reference Designator - Jun.28, 2000

Material List, Rev, Status: 81112A , 3846 , RLSE Description : 330 MHz Pulse Generator Channel

| =====  | ========    | ======== |                                      | ======  |
|--------|-------------|----------|--------------------------------------|---------|
| Ref.D. | Comp.Number | Rev.     | Component Description                | Qty-per |
|        | 7121-0850   |          | LABEL-ANTISTATIC 1.81-IN-WD 2.5-IN-L | 0.0200  |
|        | 9211-7897   |          | CARTON-CORRUGATED SLC 14-IN-LG 10-IN | 0.0100  |
|        | 9222-1373   |          | BAG-STAT-SHLD POLYM/MET ALY/POLYM FL | 0.0300  |
| A1     | 81110-66407 | 3916     | 3.8V Amplifier Board                 | 1.0000  |
| A2     | 81110-66404 | 3837     | DELAY-WIDTH BOARD                    | 1.0000  |
| MP1    | 2950-0216   |          | NUT-HEX-DBL-CHAM 1/4-36-THD .062-IN- | 1.0000  |
| MP2    | 2950-0216   |          | NUT-HEX-DBL-CHAM 1/4-36-THD .062-IN- | 1.0000  |
| MP3    | 2190-0067   |          | WASHER-LK INTL T 1/4 IN .256-IN-ID   | 1.0000  |
| MP4    | 2190-0067   |          | WASHER-LK INTL T 1/4 IN .256-IN-ID   | 1.0000  |
| MP5    | 0515-0430   |          | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM- | 1.0000  |
| MP8    | 81110-44301 |          | Label Config                         | 1.0000  |
| MP9    | E2755-44341 |          | LBL 4AY THERMOPR                     | 1.0000  |
| MP10   | E2755-44341 |          | LBL 4AY THERMOPR                     | 1.0000  |
| MP11   | 0515-0430   |          | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM- | 1.0000  |
| MP12   | 0515-0430   |          | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM- | 1.0000  |
| MP13   | 0515-0430   |          | SCREW-MACHINE ASSEMBLY M3 X 0.5 6MM- | 1.0000  |
| MP30   | 81110-91025 |          | Install Sheet, o                     | 0.0100  |
| =====  |             | =======  | End of Report                        | ======  |

# **Pulse Parameter Definitions**

Here you find the pulse parameter definitions of terms used in the instrument specifications. In the following figure a graphical overview of the pulse parameters is provided:

Figure 1 Overview of the Pulse Parameters



### **Time Reference Point:**

The time reference point is at the median of the amplitude (50% amplitude point on pulse edge).

Figure 2 Time Reference at Median Amplitude

### **Pulse Period:**

The time interval between the leading edge medians of consecutive output pulses

Figure 3 Pulse Period



### **Trigger Delay**

Interval between trigger point of the external trigger input signal and the trigger output pulse's leading-edge median.

#### **Pulse Width:**

Interval between leading- and trailing-edge medians. The specified and displayed value is that obtained with fastest edges, essentially equal to the interval from the start of the leading edge to the start of the trailing edge. By designing so that the pulse edges turn about their start points, the interval from leading-edge start stays unchanged (in practice, start points may shift with changes in transition time) when transition times are varied. This is more convenient for programming and the width display is easy to interpret.

Figure 4 Pulse Width



### **Pulse Delay:**

Interval between leading edge medians of trigger output pulse and output pulse. The specified and displayed value is that obtained with the fastest leading edge. Pulse delay has two components, a fixed delay from trigger output to output signal and a variable delay with respect to the trigger output.

Figure 5 Pulse Delay



### **Double Pulse Delay:**

Interval between leading edge medians of the double pulses.

Figure 6 Double Pulse Delay



### **Interchannel Delay (Skew)**

Interval between corresponding leading-edge medians of the output signals.

### **Transition Time:**

Interval between the 10%- and 90%- amplitude points on the leading/trailing edge.

Figure 7 Transition Time



### Linearity:

Peak deviation of an edge from a straight line through the 10%- and 90%- amplitude points, expressed as percentage of pulse amplitude.

Figure 8 Linearity



### Jitter:

Short-term instability of one edge relative to a reference edge. Usually specified as rms value, which is one standard deviation or "sigma". If distribution is assumed Gaussian, six sigma represents 99.74% of the peak-peak jitter.

The reference edge for period jitter is the previous leading edge. That for delay jitter is the leading edge of the trigger output. Width jitter is the stability of the trailing edge with regard to the leading edge.

# **Stability:**

Long-term average instability over a specific time, for example, hour, year. Jitter is excluded.

### **Pulse Levels:**

Pulse output is specified as pulse top and pulse base (usually referred to as high level and low level), or as peak to peak amplitude and median offset. A "window" specification shows the limits within which the pulse can be positioned.

Figure 9 Pulse Amplitude



### Preshoot, Overshoot, Ringing:

Preshoot and overshoot are peak distortions preceding/following an edge. Ringing is the positive-peak and negative-peak distortion, excluding overshoot, on pulse top or base. A combined preshoot, overshoot, and ringing specification of e.g. 5% implies:

- Overshoot/undershoot < 5%
- Largest pulse-top oscillation
   5%, of pulse amplitude.

Figure 10 Preshoot, Overshoot, Ringing



### **Settling Time:**

Time taken for pulse levels to settle within level specifications, measured from 90% point on leading edge.

Figure 11 Settling Time



### Repeatability:

When an instrument operates under the same environmental conditions and with the same settings, the value of a parameter will lie within a band inside the accuracy window. Repeatability defines the width of this band.

Figure 12 Repeatability



# Agilent 81110A/'11A Performance Test

### Introduction

Use the tests in this chapter if you want to check that the Agilent 81110A Pulse Generator Frame with the Agilent 81111A 165 MHz Output Channel(s) is working correctly. Before starting any testing allow all test equipment to warm up for at least 30 minutes.

### **Conventions Used**

When referring to actions that you perform during the tests, the following conventions are used:

FUNCTION This indicates that a labelled button must be pressed

[MODE/TRG] This shows that a soft-key must be pressed. A soft-key is an unlabelled button whose label is shown on the display, and which can vary according to the job that the button is doing

**CONTINUOUS PULSES** This is an option shown on the display, and is selected by use of the vernier keys. It is shown in upper or lower case to match the case displayed.

### **Test Results Tables**

Tables for entering the results of the tests are included at the end of this chapter. The tests are numbered and reference numbers for each Test Result (TR) are given in a small table at the end of each test. The reference number shows you where the actual results should be entered in the Test Results Tables.

The Test Results tables at the end of the chapter should be photocopied, and the Test Results entered on the copies. Then, if the tests need to be repeated, the tables can be copied again.

If Channel 2 has been fitted to your instrument, make an extra copy of the Test Results tables for entry of the results of tests on that channel. In this case, however, it is not necessary to repeat the Period tests, as these are common to both channels.

# **Recommended Test Equipment and Accessories**

The following tables list the recommended test equipment you need to perform all the tests in this chapter. You can use alternative instruments if they meet the critical specifications given. The test set-ups and procedures assume you are using the recommended equipment.

| Test Equipment                 | Model                              | Critical Specifications                                                    |  |
|--------------------------------|------------------------------------|----------------------------------------------------------------------------|--|
| Oscilloscope Agilent 54121T or |                                    | 20 GHz, 10 bit vertical resolution, Histogram                              |  |
| Oscilloscope                   | Agilent 54750A +<br>Agilent 54751A | 20 GHz, 15 bit vertical resolution, Histogram                              |  |
| Counter                        | Agilent 5334B<br>#010, 030         | Period and Time Interval measurements<br>Oven Osci, 1.3 GHz C-Channel      |  |
| Counter                        | Agilent 53132A<br>#001/010, 030    | Frequency measurements > 150 MHz<br>High-Stability Timebase, 3 GHz Channel |  |
| Digital Voltmeter              | Agilent 3458A                      | DCV up to 20 V                                                             |  |
| Pulse Generator                | Agilent 8110A                      | up to 150 MHz                                                              |  |
| Delay line                     | Agilent 54008A                     | 22 ns                                                                      |  |

| Accessories                          | Model      | Critical Specifications |
|--------------------------------------|------------|-------------------------|
| Digitizing Oscilloscopes Accessories |            |                         |
| Attenuators                          | 33340C#020 | 20 dB                   |
|                                      | 33340C#006 | 6 dB                    |
| Power Splitter                       | 11667B     |                         |
| SMA/SMA (m-m)Adapter                 | 1250-1159  |                         |
| SMA/BNC Adapter                      | 1250-1700  |                         |
| SMA Cable                            | 8120-4948  |                         |

### Agilent 81110A/'11A Performance Test

| Accessories                  | Model                | Critical Specifications   |
|------------------------------|----------------------|---------------------------|
| 50 Ω Feedthrough Termination | 10100C<br>See Figure | 2 W,1%<br>10 W,0.1%       |
| Adapter                      | 1251-2277            | BNC to Banana             |
| Cable Assemblies, BNC        | 8120-1839            |                           |
| Torque Wrench                | 8710-1582            | 5/16 in, 5 lb-in (56 Ncm) |

| <b>A</b> / | 11 | 17 | 'L' |   |
|------------|----|----|-----|---|
| / V        | ., | •  | 1'  | _ |

When you connect the test equipment for the first time, and whenever you change the setup during the course of these tests, use the 8710 - 1582 torque wrench to tighten and loosen SMA connectors. This will ensure that the connectors are at the correct tightness and give the best signal transfer.

### 50 Ohm, 0.1%, 10 W Feedthrough Termination

The following figure provides a schematic and a parts list except for the case. The case must provide shielding and maintain grounding integrity.



50 Ohm, 0.1%, 10 W Feedthrough Termination

The following parts are required:

- 1.  $R1 = 53.6\Omega$ , 1%, 10 W; Part Number: 0699-0146.
- 2.  $R2 = 200 \Omega$ , 10%, 0.5 W, Variable trimmer; Part Number: 2100-3350.
- 3. R3 = 681  $\Omega$ ;, 1%, 0.5 W; Part Number: 0757-0816.
- 4. BNC (M): Part Number: 1250-0045.
- 5. BNC (F): Part Number: 1250-0083.

### **Getting Started**

The Agilent 81110A is controlled by selecting options in a series of **pages** that are displayed on the instrument's screen. These options vary with the boards that are fitted in the instrument. When the Agilent 81110A is being tested, therefore, different situations can arise, depending on whether you have a standard instrument or one that has had additional boards fitted. The following examples illustrate this

### **Typical Examples of Displayed Screens**



The OUTPUT Screen in a Standard Agilent 81110A



The TIMING Screen in an Agilent 81110A with qty 2 of Agilent 81111A



The LEVELS Screen in an Agilent 81110A with qty 2 of Agilent 81111A

### **Instrument Serial Numbers**

You will need to write the serial numbers of the instrument at the top of the Test Reports. These can be found as follows:

Press  $\overline{\text{HELP}}$ , [SERIAL #]

The Agilent 81110A display lists the instrument's products and serial number.

The display on your instrument should look similar to this:

FRAME : 81110A 165 MHz

**Serial No** : **DE38700135** 

**OUTPUTS** 

Ch1-Bd. : 81111A

Ch2-Bd. : 81111A

The serial number given for the **FRAME** applies to the Mainframe, the Power Supply, the Microprocessor Board, and the Timing Board. The number(s) available of the Output Channel(s) applies to the installed numbers of outputs and Model Number.

### **Initial Setup of the Agilent 81110A**

In the majority of these tests the initial setting up of the instrument is identical. Therefore, it is described once here, and then referred-to where appropriate. In cases where the initial setup differs, an illustration of the settings is shown.

Set up the Agilent 81110A as follows:

- 1. Select [MODE/TRG]
- CONTINUOUS PULSES
- Single-Pulses at Out 1 (plus Single-Pulses at Out 2, if second channel is installed
- Pulse-Period:internal Osc
- 2. If a second output channel is installed, select MORE [CONFIG] screen and set up as follows:



CONFIG Screen, Parameters grouped by OUTPUT

Agilent 81110A/'11A Performance Test

|       | Agilent 81110A/'11A Performance Test                                                                                                                                                |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NOTE: | Set-ups are given in all the tests for [OUTPUT 1] and [OUTPUT 2]. If you are testing a single channel instrument set up the [OUTPUT] screen with the settings given for [OUTPUT 1]. |  |
|       |                                                                                                                                                                                     |  |

# Test 1: Period (PLL not active)

### **Test Specifications**

Range 6.06 ns to 999.5 s

Resolution 3.5 digits, best case 5 ps

Accuracy  $\pm 3\%$ 

typical ±0.5% after selfcal

### **Equipment Needed**

Counter

Cable, 50  $\Omega$ , coaxial, BNC

### **Procedure**

1. Connect the Agilent 81110A to the Counter as shown:



Connecting the Agilent 81110A to the Counter

2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"

Agilent 81110A/'11A Performance Test

On the Agilent 81110A press  $\overline{\text{MORE}}$  and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output 1



Configuring Output 2

### *NOTE:*

When you are testing instruments with 2 output channels it is necessary to:

a. Configure both channels.

b. For the Period test you can switch OFF the channels that are not being tested.

### 3. Set the Counter to:

FUNCTION Period A / Freq C

 $\begin{array}{ll} \text{INPUT A} & 50 \ \Omega \\ \text{SENSE} & \text{On} \end{array}$ 

# 4. Check the Agilent 81110A period at the following settings:

| Period                                                   | Acceptable Range                                                                                                              | TR entry                                   |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| 6.060 ns<br>9.990 ns<br>10.00 ns<br>50.00 ns<br>99.90 ns | without selfcal!  5.878 ns to 6.242 ns  9.690 ns to 10.290 ns  9.7 ns to 10.3 ns  48.5 ns to 51.5 ns  96.903 ns to 102.897 ns | 1 - 1<br>1 - 2<br>1 - 3<br>1 - 4<br>1 - 5  |
| 100 ns<br>500 ns<br>1 μs<br>500 μs<br>500 ms             | 97 ns to 103 ns<br>485 ns to 515 ns<br>970 ns to 1030 ns<br>485 µs to 515 µs<br>485 ms to 515 ms                              | 1 - 6<br>1 - 7<br>1 - 8<br>1 - 9<br>1 - 10 |

5. To perform the Timing Calibration (shown as selfcal) set up [CONFIG] page as shown in the following illustration:



6. Press ENTER and wait till the display shows TIMING CALIBRATION PASSED and gets back to the above shown display.

### **Test 2: PLL Period**

NOTE:

This test is only performed if PLL is switched on.

### **Test Specifications**

Range 6.06 ns to 999.5 s Resolution 4 digits, best case 1 ps Accuracy  $\pm 0.01\%$ 

# **Equipment Needed**

Counter Agilent 53132A

Cable,  $50 \Omega$ , coaxial, BNC

*NOTE*:

The Agilent 53132A counter is used in frequency mode to meet the MIL CAL A uncertainty requirements for TAR (Test Accuracy Ratio) > 4:1.

### **Procedure**

Connect the Agilent 81110A to the counter as follows:



Connecting Agilent 81110A to the Counter

- 7. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 8. Select the [MODE/TRG] screen on the Agilent 81110A and set up as follows:



The MODE/TRG Screen Setup

9. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the test before!

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure *both* channels.
- b. For the Period test you can switch OFF the channels that are not being tested.
- 10. Set the Counter to measure the frequency at the choosen input 1/3
- 11. Check the Agilent 81110A PLL pulse period at the following settings:

| Period                                                                                         | Frequency                                                                               | Acceptable Range                                                                                                                                                                                                                                              | TR Entry                                                            |
|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| 6.061 ns<br>10.00 ns<br>50.00 ns<br>100 ns<br>500 ns<br>1 μs<br>50 μs<br>5 ms<br>500 ms<br>5 s | 165.000MHz<br>100 MHz<br>20 MHz<br>10 MHz<br>2 MHz<br>1 MHz<br>20 kHz<br>200 Hz<br>2 Hz | 164.9835 MHz to 165.0165 MHz 99.990 MHz to 100.010 MHz 19.9980 MHz to 20.0020 MHz 9.9990 MHz to 10.0010 MHz 1.9998 MHz to 2.0002 MHz 999.9 kHz to 1.0001 MHz 9.998 kHz to 20.002 kHz 199.980 Hz to 200.020 Hz 1.9998 Hz to 2.0002 Hz 0.19998 Hz to 0.20002 Hz | 2-1<br>2-2<br>2-3<br>2-4<br>2-5<br>2-6<br>2-7<br>2-8<br>2-9<br>2-10 |

#### **Test 3: Width**

# **Test Specifications**

Range 3.03 ns to (period - 3.03 ns) Resolution 3.5 digits, best case 5 ps

Accuracy  $\pm 3\% \pm 250 \text{ ps}$ 

typical  $\pm 0.5\% \pm 250$  ps after selfcal

# **Equipment Needed**

Digitizing Oscilloscope with Accessories

Counter

Cable,  $50 \Omega$ , coaxial, BNC

# **Procedure**

1. Connect Agilent 81110A to the Scope as shown:



Connecting Agilent 81110A to the Scope

2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"

3. On the Agilent 81110A press MORE and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested.

If you then test the other channel:

c. Switch ON the channel your are testing, and switch OFF the other channel.

- 4. Set the Digitizing Oscilloscope Agilent 54121T:
- Press <u>AUTOSCALE</u>
- Select the Display menu and set the Number of Averages to 32
- Select the delta V menu and turn the voltage markers On
- Set the preset levels to 50% -50% and press AUTO LEVEL SET
- Select the delta t menu and turn the time markers ON
- Set START ON EDGE = POS 1 and STOP ON EDGE = NEG1
- 5. Change the oscilloscope timebase to 1 ns/div
- 6. Change the Agilent 81110A Ch-1 Width to 3.03 ns
- 7. Center the pulse in the Scope display
- 8. Press the <u>PRECISE EDGE FIND</u> key for each new Width setting

## Agilent 81110A/'11A Performance Test

9. Check the Agilent 81110A pulse width at the following settings:

| Oscilloscope<br>Timebase | Period | Width                                                                  | Acceptable Range       | TR Entry |
|--------------------------|--------|------------------------------------------------------------------------|------------------------|----------|
| 1 ns/div                 | 200 ns | without selfcal! 3.030 ns 6.060 ns 10.00 ns 50.00 ns 100.0 ns 500.0 ns | 2.689 ns to 3.371 ns   | 3 - 1    |
| 1 ns/div                 | 200 ns |                                                                        | 5.528 ns to 6.492 ns   | 3 - 2    |
| 2 ns/div                 | 200 ns |                                                                        | 9.450 ns to 10.55 ns   | 3 - 3    |
| 10 ns/div                | 200 ns |                                                                        | 48.25 ns to 51.75 ns   | 3 - 4    |
| 20 ns/                   | 1 μs   |                                                                        | 96.75 ns to 103.25 ns  | 3 - 5    |
| 100 ns                   | 1 μs   |                                                                        | 484.75 ns to 515.25 ns | 3 - 6    |

10. Connect the Agilent 81110A to the Counter as shown:



Connecting Agilent 81110A to the Counter

11. Set the Counter to:

## Agilent 81110A/'11A Performance Test

FUNCTION TI  $A \rightarrow B$ 

 $\begin{array}{lll} \text{SENSE} & & \text{On} \\ \text{INPUT A} & & \text{50 } \Omega \\ \text{COM A} & & \text{On} \end{array}$ 

INPUT B 50  $\Omega$ , negative slope

# 12. Check the Agilent 81110A width at the following settings:

| Period | Width | Acceptable Range   | TR Entry |
|--------|-------|--------------------|----------|
| 100 μs | 50 μs | 48.5 μs to 51.5 μs | 3 - 7    |
| 10 ms  | 5 ms  | 4.85 ms to 515ms   | 3 - 8    |
| 999 ms | 500ms | 485 ms to 515 ms   | 3 - 9    |

NOTE: Repeat the entire test for the second channel, if it is installed

# **Test 4: Delay**

## **Test Specifications**

Range Fixed typical Delay of

EXT INPUT to TRIGGER OUT 12 ns TRIGGER OUT to OUTPUT 1/2 14 ns

Variable Delay:

0 ns to period - 3.03ns

Resolution 3.5 digits, best case 5 ps

Accuracy  $\pm 3\%$   $\pm 0.5$  ns

typical  $\pm 0.5\%$   $\pm 0.5$  ns after selfcal

## **Equipment Needed**

Digitzing Oscilloscope with Accessories

Pulse Generator

Counter

Cable,  $50 \Omega$ , coaxial, BNC

#### **Procedure**

Connect Agilent 81110A to the Scope as shown:



# Connecting Agilent 81110A to the Scope

- 13. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 14. Set the Pulse Generator to:

 $\begin{array}{lll} Period & 1 \ \mu s \\ Width & 100 \ ns \\ Amplitude & 1 \ V \\ Offset & +1.0 \ V \\ Output & Enable \end{array}$ 

15. Select the [MODE/TRG] screen on the Agilent 81110A and set up as follows:



The TRG MODE Screen Setup

16. On the Agilent 81110A press  $\overline{\text{MORE}}$  and set up [TRIG-LEV] page as shown:



The TRG-LEV Screen Setup

Agilent 81110A/'11A Performance Test

17. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested.

If you then test the other channel:

c. Switch ON the channel your are testing, and switch OFF the other channel.

Set the Digitizing Oscilloscope Agilent 54121T:

- Press <u>AUTOSCALE</u>
- Set timebase to TIME/DIV = 10 ns/div
- Center the positive-going edges of the two signals
- Select the Display menu and set the screen function to single; set the number of averages to 32
- Select the Delta V menu and turn the voltage markers ON and assign marker 1 to channel 3 and marker 2 to channel 4
- Set Preset levels to 50% 50% and press <u>AUTO LEVEL SET</u>
- Select the Delta t menu and turn the time markers ON
- Set START ON EDGE= POS1 and STOP ON EDGE= POS 1
- Press the PRECISE EDGE FIND key
- 18. Check the Agilent 81110A delay at the following settings:

Agilent 81110A/'11A Performance Test

Record the value of the fixed delay and subtract it from the other readings.

| Oscilloscope Timebase                             | Delay                                        | Acceptable Range                                                                                | TR Entry                         |
|---------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------|
| 10 ns/div                                         | 0 ps  without selfcal! 5.000 ns              | fixed Delay of TRIG OUT to OUT 1/2:<br>14 ns typ.<br>4.35 ns to 5.65 ns                         | 4 - 1                            |
| 20 ns/div<br>20 ns/div<br>50 ns/div<br>200 ns/div | 10.00 ns<br>50.00 ns<br>100.0 ns<br>500.0 ns | 9.200 ns to 10.80 ns<br>48.00 ns to 52.00 ns<br>96.50 ns to 103.50 ns<br>484.50 ns to 515.50 ns | 4 - 3<br>4 - 4<br>4 - 5<br>4 - 6 |

19. Connect the Agilent 81110A to the Counter as follows:



Connecting Agilent 81110A to the Counter

- 20. Set Agilent 81110A to Continuous-Pulses on the MODE/TRG screen
- 21. Set the Counter to:

## Agilent 81110A/'11A Performance Test

FUNCTION TI  $A \rightarrow B$  SENSE On INPUT A 50  $\Omega$  INPUT B 50  $\Omega$ 

# 22. Check the Agilent 81110A delay at the following settings:

NOTE:

Subtract the fixed delay from the other readings

| Period | Delay | Acceptable Range   | TR Entry |
|--------|-------|--------------------|----------|
| 100 μs | 50 μs | 48.5 μs to 51.5 μs | 4 - 7    |
| 10 ms  | 5 ms  | 4.85 ms to 515 ms  | 4 - 8    |
| 999 ms | 500ms | 485 ms to 515 ms   | 4 - 9    |

NOTE:

Repeat the entire test for the second channel, if it is installed.

# **Test 5: Double Pulse Delay**

# **Test Specifications**

Range 6.06 ns to

(period - width - 3.03 ns)

Resolution 3.5 digits, best case 5 ps

Accuracy  $\pm 3\% \pm 150 \text{ ps}$ 

typical  $\pm 0.5\% \pm 150$  ps after selfcal

# **Equipment Needed**

Digitizing Oscilloscope with Accessories

Counter

Cable,  $50 \Omega$ , coaxial, BNC

#### **Procedure**

1. Connect Agilent 81110A to the Scope as shown:



Connecting Agilent 81110A to the Scope

- 2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 3. Select the [MODE/TRG] screen on the Agilent 81110A and set up Output 1 and Output 2 as follows:



The MODE/TRG Screen Setup

4. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested.

If you then test the other channel:

c. Switch ON the channel your are testing, and switch OFF the other channel.

Set the Digitizing Oscilloscope Agilent 54121T:

- Press AUTOSCALE
- Center the double pulse signal
- Select the Display menu and set the Number of Averages to 32
- Select the Delta V menu and turn the Voltage markers On
- Set Preset Levels = 50% -50% and press  $\overline{AUTO LEVEL SET}$
- Select the Delta t menu and turn the Time markers On
- Set START ON EDGE = POS1 and STOP ON EDGE = POS2
- 5. Press the <u>PRECISE EDGE FIND</u> key for each new Double Delay setting
- 6. Check the Agilent 81110A double delay at the following settings:

| Oscilloscope Timebase                          | Double Delay                                                     | Acceptable Range                                                                              | TR Entry                         |
|------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------|
| 2 ns/div<br>2 ns/div<br>10 ns/div<br>20 ns/div | without selfcal!<br>6.060 ns<br>10.00 ns<br>50.00 ns<br>100.0 ns | 5.628 ns to 6.392 ns<br>9.550 ns to 10.45 ns<br>48.35 ns to 51.65 ns<br>96.85 ns to 103.15 ns | 5 - 1<br>5 - 2<br>5 - 3<br>5 - 4 |

7. Connect the Agilent 81110A to the Counter as shown:



# Connecting Agilent 81110A to the Counter

8. Set the Counter to:

FUNCTION Period A INPUT A  $50 \Omega$  SENSE On

(EXT ARM

SELECT a. Start (ST): leading edge

b. Stop (SP): trailing edge )

9. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"

10. Select the [MODE/TRG] screen on the Agilent 81110A and set up as follows;



The MODE/TRG Screen Setup

11. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



## Configuring Output Screen 2

*NOTE:* 

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested.

If you then test the other channel:

- c. Switch ON the channel your are testing, and switch OFF the other channel.
- 12. Check the Agilent 81110A double pulse delay at the following settings:

Press  $\overline{MAN}$  to check each new setting!

Agilent 81110A/'11A Performance Test

# Agilent 81110A/'11A Performance Test

| Double Delay                    | Acceptable Range                            | TR Entry       |
|---------------------------------|---------------------------------------------|----------------|
| after selfcal!<br>500 ms<br>1 s | 485 ms to 515 ms<br>970.00 ms to 1030.00 ms | 5 - 5<br>5 - 6 |

**NOTE:** Repeat the entire test for the second channel, if it is installed.

## **Test 6: Jitter**

The following tests are required:

- 1. Period Jitter
  - a. Internal Oscillator
  - b. Internal PLL
- 2. Width Jitter
- 3. Delay Jitter

# Test 6.1a: Period Jitter, Internal Oscillator

## **Test Specifications**

RMS-Jitter 0.01% + 15 ps

## **Equipment Needed**

Digitizing Oscilloscope with Accessories

Delay Line (22 ns)

Power Splitter

Cable,  $50 \Omega$ , coaxial, BNC

Cable, SMA

#### **Procedure**

1. Connect Agilent 81110A to the Scope as shown:



## Equipment Set-up for Jitter Test

- 2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 3. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



## Configuring Output Screen 2

\_\_\_\_

When you are testing instruments with 2 output channels it is necessary to:

Do not change the Amplitude to >1V. This may damage the scope!

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested.

If you then test the other channel:

c. Switch ON the channel your are testing, and switch OFF the other channel.

Set the Digitizing Oscilloscope Agilent 54121T:

- Press <u>AUTOSCALE</u>
- Select the Display menu and set the Number of Averages to 64
- Select the Channel menu and set the Attenuation factor of channel 2 to 2

Agilent 81110A/'11A Performance Test

*NOTE:* 

*NOTE:* 

- Set the VOLTS/DIV of channel 4 to 10 mV/div
- Set OFFSET to 500 mV
- Select the Timebase menu and set the TIME/DIV to 100 ps/div
- Center the first positive-going edge of the signal (approximate Delay = 29ns)
- Select the Delta V menu and turn the V markers On
- Set the Marker 1 Position to 490 mV and the Marker 2 Position to 500 mV
- Select the Delta t menu and turn the T Markers On
- Set START ON EDGE = POS1 and STOP ON EDGE = POS1
- Press the PRECISE EDGE FIND key
- 4. RECORD the delta t reading. This is the rise time of the reference signal within a 1% amplitude window of the signal connected to Input 2. This value is needed later to calculate the correct jitter.(delta.t.up)
- 5. Select the Timebase menu and center the second positivegoing edge of the signal(approximate Delay = 79 ns)
- 6. Press MORE and HISTOGRAM
- Select the Window submenu and set:
- Source is channel 2
- Choose the Time Histogram
- Press WINDOW MARKER 1 and set it to 490 mV
- Press WINDOW MARKER 2 and set it to 500 mV

- 7. Select the Acquire submenu, set the Number of Samples to 1000 and press START ACQUIRING
- 8. After the data for the time histogram has been acquired (# Samples = 100%), select the Result submenu.
- 9. Press  $\overline{\text{MEAN}}$  and  $\overline{\text{SIGMA}}$ . RECORD the values of sigma
- 10. The RMS-jitter is calculated as follows:

$$RMS - jitter = \frac{6sigma - delta.t.up}{6}$$

- 11. The RMS-jitter for period of 50 ns is 20 ps. Enter the result in the Test Report as TR entry 6.1a 1
- 12. Set the Agilent 81110A period to 500 ns
- 13. Repeat steps 6 to 11

TIME/DIV = 200 ps/div; approximate Delay = 529 ns

14. The RMS-jitter for period of 500 ns is 65 ps. Enter the result in the Test Report as TR entry 6.1a - 2

# Test 6.1b: Period Jitter, Internal PLL

# **Test Specifications**

RMS-Jitter 0.001% + 15 ps

## **Equipment Needed**

Digitizing Oscilloscope with Accessories Delay Line (22 ns) Power Splitter Cable,  $50~\Omega$ , coaxial, BNC Cable, SMA

#### Procedure

1. Connect Agilent 81110A to the Scope as shown.



Equipment Set-up for Jitter Test using the Agilent 54750A + 54751A

Using the Agilent 54121T the Set-up is the same as before.

- 2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 3. Select the [MODE/TRG] screen on the Agilent 81110A and set up as follows:



The TRG MODE Screen Setup

4. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



## Configuring Output Screen 2

#### NOTE:

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested.

If you then test the other channel:

- c. Switch ON the channel your are testing, and switch OFF the other channel.
- 5. Set the Digitizing Oscilloscope Agilent 54121T:
- Press AUTOSCALE
- Select the Display menu and set the Number of Averages to 64
- Select the Channel menu and set the Attenuation factor of channel 2 to 2

Agilent 81110A/'11A Performance Test

- Set the VOLTS/DIV of channel 2 to 10 mV/div
- Set OFFSET to 500 mV
- Select the Timebase menu and set the TIME/DIV to 100 ps/div
- Center the first positive-going edge of the signal (approximate Delay = 29 ns)
- Select the Delta V menu and turn the V markers On
- Set the Marker 1 Position to 490 mV and the Marker 2 Position to 500 mV
- Select the Delta t menu and turn the T Markers On
- Set START ON EDGE = POS1 and STOP ON EDGE = POS1
- Press the PRECISE EDGE FIND key
- 6. RECORD the delta t reading. This is the rise time of the reference signal within a 1% amplitude window of the signal connected to Input 2. This value is needed later to calculate the correct jitter. (delta.t.up)
- 7. Select the Timebase menu and center the second positivegoing edge of the signal (approximate Delay = 49 ns)
- 8. Press MORE and HISTOGRAM
- Select the Window submenu and set:
- Source is channel 2
- Choose the Time Histogram
- Press WINDOW MARKER 1 and set it to 490 mV
- Press WINDOW MARKER 2 and set it to 500 mV

- 9. Select the Acquire submenu, set the Number of Samples to 1000 and press START ACQUIRING
- 10. After the data for the time histogram has been acquired (# Samples = 100%), select the Result submenu.
- 11. Press MEAN and SIGMA. RECORD the values of sigma
- 12. The RMS-jitter is calculated as follows:

$$RMS$$
 -  $jitter = \frac{6sigma-delta.t.up}{6}$ 

13. The RMS-jitter for period of 20 ns is 15.2 ps. Enter the result in the Test Report as TR entry 6.1b - 1

| NOTE: | S |
|-------|---|
|       | i |

See the Agilent54750A User's Guide / Service Guide to get the info needed to do the Jitter Test using this scope.

# Test 6.2: Width Jitter (PLL not active)

## **Test Specifications**

RMS-Jitter 0.01% + 15 ps

# **Equipment Needed**

Digitizing Oscilloscope with Accessories Delay Line (22 ns) Power Splitter Cable,  $50 \Omega$ , coaxial, BNC Cable, SMA

#### **Procedure**

1. Connect Agilent 81110A to the Scope as shown:



Equipment Set-up for Jitter Test

2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"

3. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested.

If you then test the other channel:

c. Switch ON the channel your are testing, and switch OFF the other channel.

Set the Digitizing Oscilloscope Agilent 54121T:

- Press <u>AUTOSCALE</u>
- Select the Display menu and set the Number of Averages to 128
- Select the Channel menu and set the Attenuation factor of channel 2 to 2
- Set the VOLTS/DIV of channel 2 to 10 mV/div
- Set OFFSET to 500 mV
- Select the Timebase menu and set the TIME/DIV to 10 ps/div
- Center the first negative-going edge of the signal (approximate Delay = 33.8 ns)
- Select the Delta V menu and turn the V markers On
- Set the Marker 1 Position to 500 mV and the Marker 2 Position to 490 mV
- Select the Delta t menu and turn the T Markers On
- Set START ON EDGE = NEG1 and STOP ON EDGE = NEG1
- Press the PRECISE EDGE FIND key

- 4. RECORD the delta t reading. This is the fall time of the referencesignal within a 1% amplitude window of the signal connected to Input 2. This value isneeded later to calculate the correct jitter. (delta.t.dn)
- 5. Set the Agilent 81110A Pulse Width to 50 ns
- 6. Select the Timebase menu and center the first negative-going edge of the signal (approximate Delay = 80.5 ns)
- 7. Press  $\overline{\text{MORE}}$  and  $\overline{\text{HISTOGRAM}}$
- 8. Select the Window submenu and set:
- Source is channel 2
- Choose the Time Histogram
- Press WINDOW MARKER 1 and set it to 500 mV
- Press WINDOW MARKER 2 and set it to 490 mV
- 9. Select the Acquire submenu, set the Number of Samples to 1000 and press <u>START ACQUIRING</u>
- 10. After the data for the time histogram has been acquired (# Samples = 100%), select the Result submenu.
- 11. Press  $\overline{\text{MEAN}}$  and  $\overline{\text{SIGMA}}$ . RECORD the value of sigma
- 12. The RMS-jitter is calculated as follows:

RMS - jitter = 
$$\frac{6 \text{ sigma - delta.t.dn}}{6}$$

- 13. The RMS-jitter for pulse width of 50 ns is 20 ps. Enter the result in the Test Report as TR entry 6.2 1
- 14. Set the Agilent 81110A for pulse width of 500ns
- 15. Repeat steps 7 to 13

**NOTE:** TIME/DIV = 100ps/div. Approximate delay = 530 ns

16. The RMS-jitter for pulse width of 500 ns is 65 ps. Enter the result in the Test Report as TR entry 6.2 - 2

*NOTE:* Repeat the entire test for the second channel, if it is installed.

Agilent 81110A/'11A Performance Test

# **Test 6.3: Delay Jitter (PLL not active)**

# **Test Specifications**

RMS-Jitter 0.01% + 15 ps

# **Equipment Needed**

Digitizing Oscilloscope with Accessories

### **Procedure**

1. Connect Agilent 81110A to the Scope as shown:



Equipment Set-up for Delay Jitter Test

2. For calculating the RMS-jitter, the rise time of the reference signal within a 1% amplitude window is required. If this value

is not already measured in the Period Jitter test, then perform the first 6 steps of the Period Jitter test.

- 3. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 4. On the Agilent 81110A press MORE and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

#### *NOTE:*

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested.

If you then test the other channel:

c. Switch ON the channel your are testing, and switch OFF the other channel.

Set the Digitizing Oscilloscope Agilent 54121T:

- Press <u>AUTOSCALE</u>
- Select the Display menu and set the Number of Averages to 64
- Set the VOLTS/DIV = 10 mV/div
- Set OFFSET to 500 mV
- Select the Timebase menu and set the TIME/DIV to 100 ps/div
- Center the first positive-going edge of the signal (approximate Delay
   64 ns)
- 5. Press MORE and HISTOGRAM
- 6. Select the Window submenu and press WINDOW MARKER 1 and set it to 490 mV
- 7. Press WINDOW MARKER 2 and set it to 500 mV
- 8. Select the Acquire submenu, set the Number of Samples to 1000 and press START ACQUIRING
- 9. After the delta for the time histogram has been acquired (# Samples = 100%), select the Result submenu.
- 10. Press MEAN and SIGMA. RECORD the values of sigma!
- 11. The RMS-jitter is calculated as follows:

RMS - jitter = 
$$\frac{6 \text{sigma - delta.t.up}}{6}$$

- 12. The RMS-jitter for delay of 50 ns is 20 ps. Enter the result in the Test Report as TR entry 6.3 1
- 13. Set Agilent 81110A for delay of 500 ns
- 14. Repeat steps 9 to 12

*NOTE:* TIME/DIV = 100 ps/div. Approximate delay = 514 ns

15. The RMS jitter for delay of 500 ns is 65 ps. Enter the result in the Test Report as TR entry 6.3 - 2

**NOTE:** Repeat the entire test for the second channel, if it is installed.

# **Test 7: High and Low Levels**

The following tests are required:

- 1. High level from  $50\Omega$  into  $50\Omega$
- 2. Low level from  $50\Omega$  into  $50\Omega$
- 3. High level from  $1K\Omega$  into  $50\Omega$
- 4. Low level from  $1K\Omega$  into  $50\Omega$

# **Test Specifications**

|                  | Load Impedance 50 $\Omega$         |                                                             |  |  |
|------------------|------------------------------------|-------------------------------------------------------------|--|--|
| Source Impedance | 50 Ω                               | 1 ΚΩ                                                        |  |  |
| High Level       | -9.90 V to +10.0 V                 | -19.8 V to +20.0 V                                          |  |  |
| Low Level        | -10.0 V to +9.9 V                  | -20.0 V to +19.8 V                                          |  |  |
| Amplitude        | 0.10 Vpp to 10.0 Vpp               | 0.20 Vpp to 20.0 Vpp                                        |  |  |
| Level Resolution | 10 mV                              | 20 mV                                                       |  |  |
| Level Accuracy   | <u>+</u> 1% of ampl <u>+</u> 50 mV | $\pm 1\%$ of ampl $\pm 100$ mV<br>for amplitude $\leq 19$ V |  |  |

# **Equipment Needed**

- 1. Digitizing Voltmeter (DVM)
- 2.  $50 \Omega$  Feedthrough Termination, 0.1%, 10 W Adapter.
- 3. BNC to dual banana plug ( 1251-2277)
- 4. Cable,  $50 \Omega$ , coaxial, BNC

#### **Procedure**

Connect Agilent 81110A to the DVM as shown:



Connecting the DVM for High and Low Levels Tests

## Test 7.1: High Level, 50 Ohms into 50 Ohms

- 1. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 2. On the Agilent 81110A press MORE and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



## Configuring Output Screen 2

*NOTE:* 

When you are testing instruments with 2 output channels it is necessary to:

a.Configure both channels.

b. Switch OFF the channel that is not being tested

If you then test the other channel:

c.Switch ON the channel you are testing, and switch OFF the other channel.

3. Set the DVM Agilent 3458A to:

Function: DCV

Trigger: TRIG EXT

AD-Converter integration time NPLC: 0.1

(Number of Power Line Cycles)

4. Check the Agilent 81110A high level at the following high level settings with the low level set to 0.0 V.

| High Level                                 | Acceptable Range                                                                                                     | TR Entry                                                       |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| 10.0 V<br>5.0 V<br>3.0 V<br>1.0 V<br>0.5 V | 9.85 V to 10.15 V<br>4.90 V to 5.10 V<br>2.92 V to 3.08 V<br>0.94 V to 1.06 V<br>445 mV to 555 mV<br>49 mV to 151 mV | 7.1 - 1<br>7.1 - 2<br>7.1 - 3<br>7.1 - 4<br>7.1 - 5<br>7.1 - 6 |

The low level may vary within ± 1% of amplitude ± 50 mV

## Test 7.2: Low Level, 50 Ohms into 50 Ohms

- 1. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 2. On the Agilent 81110A press MORE and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



# Configuring Output Screen 2

**NOTE:** 

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 3. Check the Agilent 81110A low level at the following low level settings with the high level set to 0.0 V

| Low Level | Acceptable Range    | TR Entry |
|-----------|---------------------|----------|
| -0.1 V    | -49 mV to -151 mV   | 7.2 - 1  |
| -0.5 V    | -445 mV to -555 mV  | 7.2 - 2  |
| -1.0 V    | -0.94 V to -1.06 V  | 7.2 - 3  |
| -3.0 V    | -2.92 V to -3.08 V  | 7.2 - 4  |
| -5.0 V    | -4.90 V to -5.10 V  | 7.2 - 5  |
| -10.0 V   | -9.85 V to -10.15 V | 7.2 - 6  |

The high level 0.0 V may vary  $\pm$  1% of amplitude  $\pm$ 50 mV.

Test 7.3: High Level, 1K Ohms into 50 Ohms

- 1. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 2. On the Agilent 81110A press MORE and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



# Configuring Output Screen 2

*NOTE:* 

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure *both* channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 3. Check the Agilent 81110A high level at the following high level settings with the low level set to 0.0 V.

| High Level | Acceptable Range   | TR Entry |
|------------|--------------------|----------|
| 19.0 V     | 18.71 V to 19.29 V | 7.3 - 1  |
| 10.0 V     | 9.80 V to 10.20 V  | 7.3 - 2  |
| 5.0 V      | 4.85 V to 5.15 V   | 7.3 - 3  |
| 1.0 V      | 0.89 V to 1.11 V   | 7.3 - 4  |
| 0.2 V      | 98 mV to 302 mV    | 7.3 - 5  |

The low level 0.0 V may vary  $\pm$  1% of amplitude  $\pm$  100 mV.

Test 7.4: Low Level, 1K Ohms into 50 Ohms

- 1. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 2. On the Agilent 81110A press MORE and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



# Configuring Output Screen 2

#### **NOTE:**

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 3. Check the Agilent 81110A low level at the following low level settings with the high level set to 0.0 V.

# Agilent 81110A/'11A Performance Test

| Low Level | Acceptable Range     | TR Entry |
|-----------|----------------------|----------|
| -0.2 V    | -98 mV to -302 mV    | 7.4 - 1  |
| -1.0 V    | -0.89 V to -1.11 V   | 7.4 - 2  |
| -5.0 V    | -4.85 V to -5.15 V   | 7.4 - 3  |
| -10.0 V   | -9.80 V to -10.20 V  | 7.4 - 4  |
| -19.0 V   | -18.71 V to -19.29 V | 7.4 - 5  |

The high level 0.0 V may vary  $\pm$  1% of amplitude  $\pm$  100 mV

| NOTE: | Repeat the High and Low Level tests for the second channel, if it |
|-------|-------------------------------------------------------------------|
|       | is installed.                                                     |

## **Test 8: Transition Time**

## **Test Specifications**

Range 2.0 ns to 200 ms

(measured between 10% and 90% of amplitude)

Minimum Transitions  $\leq 2.0 \text{ ns}$ 

(typical 1.4 ns for ECL levels

measured between 20% and 80% of amplitude typical 5 ns for 1kOhm source impedance)

Accuracy  $\pm 10\%$   $\pm 200 \text{ ps}$ 

Linearity typical  $\pm$  3% for transitions > 100 ns

**Equipment Needed** 

Digitizing Oscilloscope with Accessories

Cable, SMA

**Procedure** 

Perform the tests as shown in the following sections:

## **Test 8.1a: Leading Edge Test**

Minimum Leading Edge and Leading Edge ranges.

1. Connect Agilent 81110A to the Scope as shown:



Connecting Agilent 81110A to the Scope

#### NOTE:

When you connect the test equipment the first time, and whenever you change the setup during the following tests, use the torque wrench (8170-1582) to tighten and loosen the SMA connectors. This will ensure that the connectors are at the correct tightness and give the best signal transfer!

- 2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 3. On the Agilent 81110A press  $\overline{\text{MORE}}$  and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

**NOTE:** 

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

Agilent 81110A/'11A Performance Test

70

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 4. Set the Digitizing Oscilloscope Agilent 54121T:
- Press AUTOSCALE
- Center one pulse on screen, e.g.:
- TIME/DIV =  $50 \mu s/div$ , DELAY =  $380 \mu s$ ,
- Select the Display menu and set the Number of Averages to 32
- Select the Channel menu and set the Attenuation factor to 10
- Select the Delta V menu and turn the voltage markers On
- Set the Preset Levels = 10-90% and press  $\overline{AUTO LEVEL SET}$
- Select the Timebase menu and set TIME/DIV = 1 ns/div, DELAY = 19.5 ns
- Select the Delta t menu and turn the markers On
- Set START ON EDGE = POS1 and STOP ON EDGE = POS1
- 5. Set period of Agilent 81110A to: Period =  $1 \mu s$  and change the Agilent 81110A Delay to center the leading edge of the first pulse on the screen
- 6. After the averaging, while the oscilloscope is in the Delta t menu, Press the <u>PRECISE EDGE FIND</u> key

7. Check the Agilent 81110A rise times at the following leading edge settings:

| Oscilloscope TIME/ | Period | Leading | Trailing | Acceptable             | TR       |
|--------------------|--------|---------|----------|------------------------|----------|
| DIV                |        | Edge    | Edge     | Range                  | Entry    |
| 2 ns/div           | 1 μs   | 2.0 ns  | 2.0 ns   | ≤2 ns to 2.4 ns        | 8.1a - 1 |
| 5 ns/div           | 1 μs   | 10 ns   | 10 ns    | 8.8 ns to 11.2 ns      | 8.1a - 2 |
| 10 ns/div          | 1 μs   | 50 ns   | 50 ns    | 44.8 ns to 55.2ns      | 8.1a - 3 |
| 100 ns/div         | 5 μs   | 500 ns  | 500 ns   | 449.8 ns to 550.2 ns   | 8.1a - 4 |
| 1µs/div            | 50 μs  | 5 μs    | 5 μs     | 4.4998 μs to 5.5002 μs | 8.1a - 5 |
| 10 µs/div          | 500 μs | 50 μs   | 50 μs    | 45 μs to 55 μs         | 8.1a - 6 |
| 100 µs             | 5 ms   | 500 μs  | 500 μs   | 450 μs to 550 μs       | 8.1a - 7 |
| 10 ms/div          | 500 ms | 50 ms   | 50 ms    | 45 ms to 55 ms         | 8.1a - 8 |

Programming down to 1.8 ns is allowed, to meet the minimum of  $\leq 2$  ns.

Use the Agilent 81110A Delay (scope delay) to center the leading edge on screen.

## **Test 8.1b: Trailing Edge Test**

Minimum Trailing Edge and Trailing Edge range.

- 1. Connect Agilent 81110A to the Scope as shown in Test 8.1a Leading Edge Test.
- 2. Set up the Agilent 81110A as described in Test 8.1a Leading Edge Test.

*NOTE*:

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 3. Set the digitizing oscilloscope Agilent 54121T:
- Select the oscilloscopes Timebase menu and set TIME/DIV to 1 ns/ div

and DELAY to approximately 510 ns

- Select the oscilloscopes Delta t menu and set START ON EDGE = NEG1 and STOP ON EDGE = NEG1
- 4. While the oscilloscope is in the Delta t menu, press the <u>PRE-CISE EDGE FIND</u> key
- 5. Check the Agilent 81110A output signal falls at the following trailing edge settings:

# Agilent 81110A/'11A Performance Test

| Oscilloscope<br>TIME/DIV                                                                            | Delay                                                                                | Period                                                            | Trailing<br>Edge                                                       | Leading<br>Edge                                                     | Acceptable<br>Range                                                                                                                                                | TR<br>Entry                                                                                  |
|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| 2 ns/div<br>5 ns/div<br>10 ns/div<br>100 ns/div<br>1 µs/div<br>10 µs/div<br>100 µs/div<br>10 ms/div | 529 ns<br>529 ns<br>529 ns<br>529 ns<br>25 μs<br>25 μs<br>250 μs<br>2.5 ms<br>250 ms | 1 μs<br>1 μs<br>1 μs<br>5 μs<br>50 μs<br>500 μs<br>5 ms<br>500 ms | 2.0 ns<br>10 ns<br>50 ns<br>500 ns<br>5 μs<br>50 μs<br>500 μs<br>50 ms | 2 ns<br>5 ns<br>50 ns<br>500 ns<br>5 μs<br>50 μs<br>500 μs<br>50 ms | ≤2 ns to 2.4 ns<br>8.8 ns to 11.2 ns<br>44.8 ns to 55.2 ns<br>449.8 ns to 550.2 ns<br>4.4998 μs to5.5002 μs<br>45 μs to 55 μs<br>450 μs to550 μs<br>45 ms to 55 ms | 8.1b - 1<br>8.1b - 2<br>8.1b - 3<br>8.1b - 4<br>8.1b - 5<br>8.1b - 6<br>8.1b - 7<br>8.1b - 8 |

Programming down to 1.8 ns is allowed, to meet the minimum of  $\leq 2$  ns.

### **Test 9: Pulse Aberration Test**

The following tests are required:

Overshoot and Ringing Preshoot

## **Test Specifications**

Overshoot/Preshoot/Ringing
± 5% of amplitude ± 20 mV

# **Equipment Needed**

Digitizing Oscilloscope with Accessories

#### **Procedure**

- 6. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 1. Connect Agilent 81110A to the Scope as shown:



Connecting Agilent 81110A to the Scope



Configuring Output Screen 1



Configuring Output Screen 2

**NOTE:** 

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

c. Switch ON the channel you are testing, and switch OFF the other channel.

### **Overshoot and Ringing**

- 2. Set the digitizing oscilloscope Agilent 54121T:
- Press AUTOSCALE
- Select the Display menu and set the Number of Averages to 32
- Select the Channel menu and set the Attenuation factor to 10
- Center one pulse horizontally and vertically on screen
- (e.g. TIME/DIV =  $50\mu s/div$ , DELAY =  $250 \mu s$ )
- Select the delta V menu and turn the voltage markers On
- Set the VARIABLE LEVELS = 95% 105% and press <u>AUTO LEVEL SET</u>
- Select the channel menu and center vertically the top pulse (offset = 5 V)
- Set the VOLTS/DIV = 200 mV/div
- Select the Timebase menu and set TIME/DIV = 5 ns/div, DELAY = 16 ns (>> 500 ns)
- 3. Set the Agilent 81110A to period = 500 ns

- 4. Check that Overshoot and Ringing are within the  $\pm 5\%$  of amplitude  $\pm 20$  mV window
- 5. Enter the result in the Test Report as TR entry 9 1

NOTE:

Take the oscilloscope's trace flatness error (GaAs input circuit) into account.

### **Preshoot**

- 6. Set Agilent 81110A to:
- Period =  $500 \mu s$
- High Level = 5 V
- Low Level = 0 V
- Delay = 10 ns
- 7. Set the digitizing oscilloscope, Agilent 54121T:
- Press <u>AUTOSCALE</u>
- Select the Display menu and set the Number of Averages to 32
- Select the Channel menu and set the Attenuation factor to 10
- Center one pulse horizontally and vertically on screen
- (e.g. TIME/DIV =  $50\mu s/div$ , DELAY =  $265 \mu s$ )
- Select the delta V menu and turn the voltage markers On
- Set the VARIABLE LEVELS = -5% to +5% and press  $\overline{AUTO LEVEL SET}$
- Select the channel menu and center vertically the bottom of the pulse (offset = 0 V)
- Set the VOLTS/DIV = 200 mV/div

- Select the Timebase menu and set TIME/DIV = 5 ns/div, DELAY = 16 ns
- 8. Set Agilent 81110A to period = 500 ns
- 9. Check that Preshoot is within the  $\pm 5\%$  of amplitude  $\pm 20$  mV window.
- 10. Enter the result in the Test Report as TR entry 9 3



# Agilent 81110A/'11A Performance Test Records

| Test Facility:     |                                 |
|--------------------|---------------------------------|
| <del></del>        | Report No                       |
|                    | Date                            |
|                    | Customer                        |
|                    | Tacted Ry                       |
| ×                  | ·                               |
| Model Agilent 8111 | 0A/'11A 165 MHz Pulse Generator |
| Serial No.         |                                 |
| Options            | Ambient temperature°C           |
|                    | <b>5</b> 1 1 1 11 0/            |
|                    |                                 |
| Firmware Rev.      |                                 |
| Special Notes:     |                                 |
|                    |                                 |
|                    |                                 |
|                    |                                 |
|                    |                                 |

| Test Equipment Used Description Date | Model No.      | Trace No. | Cal. Due |
|--------------------------------------|----------------|-----------|----------|
| 1. Oscilloscope                      | Agilent 54121T |           |          |
| 2. Counter                           | Agilent 5334B  |           |          |
| 3. Digital Voltmeter                 | Agilent 3458A  |           |          |
| 4. Pulse Generator                   | Agilent 8110A  |           |          |
| 5. Delay Line                        | Agilent 54008A |           |          |
| 6                                    |                |           |          |
| 7                                    |                |           |          |
| 8                                    |                |           |          |
| 9                                    |                |           |          |
| 10                                   |                |           |          |
| 11                                   |                |           |          |
| 12                                   |                |           |          |
| 13                                   |                |           |          |
| 14.                                  |                |           |          |

# **Test Results for Agilent 81110A Mainframe**

| Serial No | )                        | Amb          | ient temp  | erature      |      | °C   |
|-----------|--------------------------|--------------|------------|--------------|------|------|
| Custome   | r                        | Rela         | ative hum  | idity        |      | _ %  |
| CSO#      |                          | Line         | e frequenc | cy           |      | Hz   |
| Tested by | у                        | Dat          | e          |              |      |      |
| Commen    | nts                      |              |            |              |      |      |
|           |                          |              |            |              |      |      |
| Internal  | Oscillaton<br>ncertainty | r Period     |            |              |      |      |
| TR Entr   | y Test                   | Limit<br>Min |            | Limit<br>Max | Pass | Fail |
| 1-1       | 6.06ns                   | 5.878 ns     |            | 6.242 ns     |      |      |
| 1-2       | 9.99ns                   | 9.690 ns     |            | 10.290 ns    |      |      |
| 1-3       | 10.0ns                   | 9.7 ns       |            | 10.3 ns      |      |      |
| 1-4       | 50.0ns                   | 48.5 ns      |            | 51.5 ns      |      |      |
| 1-5       |                          |              |            |              |      |      |

Counter Uncertainty factor

| TR Entry | Test   | Limit<br>Min | Actual<br>Result | Limit<br>Max | Pass | Fail |
|----------|--------|--------------|------------------|--------------|------|------|
| 1-6      | 100 ns | 97.0ns       |                  | 103.0 ns     |      |      |
| 1-7      | 500 ns | 485.0 ns     |                  | 515.0 ns     |      |      |
| 1-8      | 1 μs   | 970.0 ns     |                  | 1030.0 ns    |      |      |
| 1-9      | 5 00μs | 485 μs       |                  | 5 15 μs      |      |      |
| 1-10     | 500 ms | 485 ms       |                  | 515 ms       |      |      |

PLL Period (Results measured as frequency by counter)

Counter Uncertainty factor \_\_\_\_\_

|      |          | Limit<br>Min |      |             | Pass  | Fail |
|------|----------|--------------|------|-------------|-------|------|
| 2-1  | 6.061 ns | 164.9835N    | ⁄/Нz | 165.0165    | MHz _ |      |
| 2-2  | 10.00 ns | 99.990M      | Hz   | _ 100.010 N | ИНz   |      |
| 2-3  | 50.00 ns | 19.9980M     | IHz  | 20.0020N    | ИНz   |      |
| 2-4  | 100 ns   | 9.9990M      | IHz  | 10.0010M    | IHz   |      |
| 2-5  | 500 ns   | 1.9998N      | IHz  | 2.0002M     | Hz    |      |
| 2-6  | 1 μs     | 999.9 k      | Hz   | 1.0001 M    | IHz _ |      |
| 2-7  | 50 μs    | 19.998 k     | Hz   | 20.002 k    | Hz _  |      |
| 2-8  | 5 m      | 199.98 I     |      | 200.02 ]    | Hz _  |      |
| 2-9  | 500 m    | 1.9998       | Hz   | 2.0002 H    | łz _  |      |
| 2-10 | 5 s      | 0.19998 1    | Hz   | 0.20002     | Hz    |      |

# **Period Jitter**

Scope Uncertainty factor

| TR Enti | ry Test | Limit<br>Min | Actual<br>Result | Limit<br>Max | Pass Fail |
|---------|---------|--------------|------------------|--------------|-----------|
| 6.1a-1  | 50 ns   |              |                  | 20 ps        |           |
| 6.1a-2  | 500 ns  |              |                  | 65 ps        | ·         |
| 6.1b-1  | 20 ns   |              |                  | 15.2 ps      |           |

| Test Results for Agilent 81111A Output Channel |  |  |  |  |  |
|------------------------------------------------|--|--|--|--|--|
| Serial No.                                     |  |  |  |  |  |
| Width                                          |  |  |  |  |  |
| Scope Uncertainty factor                       |  |  |  |  |  |

| TR Ent | try Test |           | Actual<br>Result | Limit<br>Max | Pass | Fail |
|--------|----------|-----------|------------------|--------------|------|------|
| 3-1    | 3.030 ns | 2.689 ns  |                  | 3.371 ns     |      |      |
| 3-2    | 6.06ns 5 | 5.528 ns  |                  | _ 6.492 ns   |      |      |
| 3-3    | 10.0 ns  | 9.450ns   |                  | _ 10.550 ns  |      |      |
| 3-4    | 50.0 ns  | 48.25 ns  |                  | 51.75 ns     |      |      |
| 3-5    | 100 ns 9 | 96.75 ns  |                  | 103.25 ns    |      |      |
| 3-6    | 500 ns   | 484.75 ns |                  | _ 515.25 ns  |      |      |
| 3-7    | 50 μs    | 48.5 μs   |                  | _ 51.5 μs    |      |      |
| 3-8    | 5 ms 4.  | .85 ms    |                  | 5.15 ms      |      |      |
| 3-9    | 500 ms   | 485 ms    |                  | 515 ms       |      |      |

# **Width Jitter**

Scope Uncertainty factor

| TR Entry | Test   | Limit<br>Min | Actual<br>Result | Limit<br>Max | Pass Fail |
|----------|--------|--------------|------------------|--------------|-----------|
| 6.2-1    | 50 ns  | -            |                  | 20 ps        |           |
| 6.2-2    | 500 ns | -            |                  | 65 ps        |           |

## Delay

| Scope Uncertainty factor  |  |
|---------------------------|--|
| Scope Unicertainty factor |  |

| TR E | ntry Test  | Limit<br>Min | Actual<br>Result |             | Pass | Fail |
|------|------------|--------------|------------------|-------------|------|------|
| 4-1  | 0.00 ns    |              |                  | Fixed Delay |      |      |
| 4-2  | 5.00 ns    | 1.35 ns      |                  | 5.65 ns     |      |      |
| 4-3  | 10 ns 9    | 2.20 ns      |                  | 10.80 ns    |      |      |
| 4-4  | 50.0 ns    | 18.0 ns      |                  | 52.0 ns     |      |      |
| 4-5  | 100 ns 96  | .5 ns        |                  | 103.5 ns    |      |      |
| 4-6  | 500 ns 484 | 4.5 ns _     |                  | _ 515.5 ns  |      |      |
| 4-7  | 50 μs 4    | -8.5 μs      |                  | 51.5 μs     |      |      |
| 4-8  | 5 ms 4     | .85 ms       |                  | _ 5.15 ms   |      |      |
| 4-9  | 500 ms 48  | 85 ms _      |                  | 515 ms      |      |      |

# **Delay Jitter**

Scope Uncertainty factor

| TR Entry | Test   | Limit<br>Min | Actual<br>Result | Limit<br>Max | Pass Fail |
|----------|--------|--------------|------------------|--------------|-----------|
| 6.3-1    | 50 ns  | _            |                  | 20 ps        |           |
| 6.3-2    | 500 ns | _            |                  | 65 ps        |           |

## **Double Pulse Delay**

| TR Entry  | Test      | Limit<br>Min | Actual<br>Result | Limit<br>Max | Pass | Fail |
|-----------|-----------|--------------|------------------|--------------|------|------|
| 5-1       | 6.06 ns   | 5.628 ns     | s                | _ 6.392 ns   |      |      |
| 5-2       | 10.0 ns   | 9.550 ns     |                  | _ 10.45 ns   |      |      |
| 5-3       | 50.0ns    | 48.35 ns     |                  | _ 51.65 ns   |      |      |
| 5-4       | 100ns     | 96.85 ns     |                  | _ 103.15 ns  |      |      |
| Counter 1 | Uncertain | ty factor    |                  |              |      |      |
| TR Entry  | Test      | Limit<br>Min | Actual<br>Result | Limit<br>Max | Pass | Fail |
| 5-5       | 500 ms    | 485 ms       |                  | 515 ms       |      |      |

5-6 1 s 970.0 ms \_\_\_\_\_ 1030.0 ms \_\_\_\_

High Level  $50\Omega$ - $50\Omega$ 

| TR Entry | Test   | Limit<br>Min | Actual<br>Result |           | Pass Fail |
|----------|--------|--------------|------------------|-----------|-----------|
| 7.1-1    | 10.0 V | 9.85 V       |                  | _ 10.15 V |           |
| 7.1-2    | 5.0 V  | 4.90 V       |                  | _ 5.10 V  |           |
| 7.1-3    | 3.0V   | 2.92 V       |                  | 3.08 V    |           |
| 7.1-4    | 1.0 V  | 0.94 V       |                  | _ 1.06 V  |           |
| 7.1-5    | 0.5 V  | 445 mV       |                  | _ 555 mV  |           |
| 7.1-6    | 0.1 V  | 49 mV        |                  | _ 151 mV  |           |

# High Level $1K\Omega\text{--}50\Omega$

| TR Entry | Test   |        | Limit<br>Max | Pass Fail |
|----------|--------|--------|--------------|-----------|
| 7.3-1    | 19.0 V | 18.71V | <br>19.29 V  |           |
| 7.3-2    | 10.0 V | 9.80 V | <br>10.20 V  |           |
| 7.3-3    | 5.0 V  | 4.85 V | <br>5.15 V   |           |
| 7.3-4    | 1.0 V  | 0.89 V | <br>_ 1.11V  |           |
| 7.3-5    | 0.2 V  | 98 mV  | <br>302mV    |           |

Agilent 81110A/'11A Performance Test

#### Low Level $50\Omega$ - $50\Omega$

| TR Entry | Test   | Limit<br>Min | Actual<br>Result |         | Pass | Fail |
|----------|--------|--------------|------------------|---------|------|------|
| 7.2-1    | -0.1 V | -49 mV       |                  | 151 mV  |      |      |
| 7.2-2    | -0.5 V | -445 mV      |                  | 555 mV  |      |      |
| 7.2-3    | -1.0 V | -0.94 V      |                  | 1.06 V  |      |      |
| 7.2-4    | -3.0V  | -2.92 V      |                  | 3.08 V  |      |      |
| 7.2-5    | -5.0V  | -4.90 V      |                  | 5.10 V  |      |      |
| 7.2-6    | -10.0V | -9.85 V      |                  | 10.15 V |      |      |
|          |        |              |                  |         |      |      |

## Low Level $1K\Omega$ -50 $\Omega$

| TR Entr | y Test | Limit<br>Min | Actual<br>Result | Limit<br>Max | Pass | Fail |
|---------|--------|--------------|------------------|--------------|------|------|
| 7.4-1   | -0.2V  | -98 mV       |                  | 302 mV       |      |      |
| 7.4-2   | -1.0V  | -0.89 V      |                  | 1.11 V       |      |      |
| 7.4-3   | -5.0V  | -4.85V _     |                  | 5.15 V       |      |      |
| 7.4-4   | -10.0V | -9.80 V      |                  | 10.20 V      |      |      |
| 7.4-5   | -19.0V | -18.71 V     |                  | 19.29 V      |      |      |

Agilent 81110A/'11A Performance Test

## **Leading Edge**

Scope Uncertainty factor

| TR Entry | Test   | Limit<br>Min           | Actual<br>Result |            | Pass | Fail |
|----------|--------|------------------------|------------------|------------|------|------|
| 8.1a-1   | 2.0 ns | ≤2 ns _                |                  | _ 2.4 ns   |      |      |
| 8.1a-2   | 10 ns  | 8.8 ns _               |                  | _ 11.2 ns  |      |      |
| 8.1a-3   | 50 ns  | 44.8 ns _              |                  | 55.2 ns    |      |      |
| 8.1a-4   | 500 ns | 449.8 ns _             |                  | _ 550.2 ns |      |      |
| 8.1a-5   | 5 μs   | 4.4998 μs <sub>-</sub> |                  | _5.5002 μs |      |      |
| 8.1a-6   | 50 μs  | 45 μs _                |                  | _ 55 μs    |      |      |
| 8.1a-7   | 500 μs | 450 μs _               |                  | _ 550 µs   |      |      |
| 8.1a-8   | 50 ms  | 45 ms                  |                  | 55 ms      |      |      |

# **Trailing Edge**

| TR Entry | Test   | Limit<br>Min | Actual<br>Result |            | Pass | Fail |
|----------|--------|--------------|------------------|------------|------|------|
| 8.1b-1   | 2.0 ns | ≤2 ns _      |                  | _ 2.4 ns   |      |      |
| 8.1b-2   | 10 ns  | 8.8 ns       |                  | 11.2 ns    |      |      |
| 8.1b-3   | 50 ns  | 44.8 ns      |                  | 55.2ns     |      |      |
| 8.1b-4   | 500 ns | 449.8 n      |                  | _ 550.2 ns |      |      |
| 8.1b-5   | 5 μs   | 4.4998 μs    |                  | _5.5002 µs |      |      |
| 8.1b-6   | 50 μs  | 45 μs        |                  | 55 μs      |      |      |
| 8.1b-7   | 500 μs | 450 μs       |                  | _ 550 µs   |      |      |
| 8.1b-8   | 50 ms  | 45 ms        |                  | 55 ms      |      |      |

## **Overshoot and Ringing**

Scope Uncertainty factor

| TRE | Entry Test | Limit<br>Min | Actual<br>Result | Limit<br>Max                            | Pass | Fail |
|-----|------------|--------------|------------------|-----------------------------------------|------|------|
| 9-1 | 5V         | _            |                  | <u>+</u> 5% of ampl.<br><u>+</u> 20mV   |      |      |
| 9-2 | 500 mV     | -            |                  | _ <u>+</u> 5% of ampl.<br><u>+</u> 20mV |      |      |

## **Preshoot**

| TR Entry | Test |   | Actual<br>Result |                                       | Pass | Fail |
|----------|------|---|------------------|---------------------------------------|------|------|
| 9-3      | 0 V  | - |                  | <u>+</u> 5% of ampl.<br><u>+</u> 20mV | ,    |      |

# Agilent 81110A/'12A Performance Test

#### Introduction

Use the tests in this chapter if you want to check that the Agilent 81110A Pulse Generator Frame with the Agilent 81112A 330 MHz Output Channel(s) is working correctly. Before starting any testing allow all test equipment to warm up for at least 30 minutes.

#### **Conventions Used**

When referring to actions that you perform during the tests, the following conventions are used:

FUNCTION This indicates that a labelled button must be pressed

[[MODE/TRG] This shows that a soft-key must be pressed. A soft-key is an unlabelled button whose label is shown on the display, and which can vary according to the job that the button is doing

**CONTINUOUS PULSES** This is an option shown on the display, and is selected by use of the vernier keys. It is shown in upper or lower case to match the case displayed.

#### **Test Results Tables**

Tables for entering the results of the tests are included at the end of this chapter. The tests are numbered and reference numbers for each Test Result (TR) are given in a small table at the end of each test. The reference number shows you where the actual results should be entered in the Test Results Tables.

The Test Results tables at the end of the chapter should be photocopied, and the Test Results entered on the copies. Then, if the tests need to be repeated, the tables can be copied again.

If Channel 2 has been fitted to your instrument, make an extra copy of the Test Results tables for entry of the results of tests on that channel. In this case, however, it is not necessary to repeat the Period tests, as these are common to both channels.

## **Recommended Test Equipment and Accessories**

The following tables list the recommended test equipment you need to perform all the tests in this chapter. You can use alternative instruments if they meet the critical specifications given. The test set-ups and procedures assume you are using the recommended equipment.

| Test Equipment     | Model                              | Critical Specifications                                                    |
|--------------------|------------------------------------|----------------------------------------------------------------------------|
| Oscilloscope<br>or | Agilent 54121T                     | 20 GHz, 10 bit vertical resolution, Histogram                              |
| Oscilloscope       | Agilent 54750A +<br>Agilent 54751A | 20 GHz, 15 bit vertical resolution, Histogram                              |
| Counter            | Agilent 5334B<br>#010, 030         | Period and Time Interval measurements<br>Oven Osci, 1.3 GHz C-Channel      |
| Counter            | Agilent 53132A<br>#001/010, 030    | Frequency measurements > 150 MHz<br>High-Stability Timebase, 3 GHz Channel |
| Digital Voltmeter  | Agilent 3458A                      | DCV up to 20 V                                                             |
| Pulse Generator    | Agilent 8110A                      | up to 150 MHz                                                              |
| Delay line         | Agilent 54008A                     | 22 ns                                                                      |

| Accessories                          | Model      | Critical Specifications |
|--------------------------------------|------------|-------------------------|
| Digitizing Oscilloscopes Accessories |            |                         |
| Attenuators                          | 33340C#020 | 20 dB                   |
|                                      | 33340C#006 | 6 dB                    |
| Power Splitter                       | 11667B     |                         |
| SMA/SMA (m-m) adaptor                | 1250-1159  |                         |
| SMA/BNC Adaptor                      | 1250-1700  |                         |
| SMA Cable                            | 8120-4948  |                         |

#### Agilent 81110A/'12A Performance Test

| Accessories                  | Model                | Critical Specifications   |
|------------------------------|----------------------|---------------------------|
| 50 Ω Feedthrough Termination | 10100C<br>See Figure | 2 W,1%<br>10 W,0.1%       |
| Adapter                      | 1251-2277            | BNC to Banana             |
| Cable Assemblies, BNC        | 8120-1839            |                           |
| Torque Wrench                | 8710-1582            | 5/16 in, 5 lb-in (56 Ncm) |

| $\Lambda$ | 11 | 17 | 'L' |   |
|-----------|----|----|-----|---|
| / V       | ., | •  | 1'  | _ |

When you connect the test equipment for the first time, and whenever you change the setup during the course of these tests, use the 8710 - 1582 torque wrench to tighten and loosen SMA connectors. This will ensure that the connectors are at the correct tightness and give the best signal transfer.

#### 50 Ohm, 0.1%, 10 W Feedthrough Termination

The following figure provides a schematic and a parts list except for the case. The case must provide shielding and maintain grounding integrity.



50 Ohm, 0.1%, 10 W Feedthrough Termination

The following parts are required:

- 1.  $R1 = 53.6\Omega$ , 1%, 10 W; Part Number: 0699-0146.
- 2.  $R2 = 200 \Omega$ , 10%, 0.5 W, Variable trimmer; Part Number: 2100-3350.
- 3. R3 = 681  $\Omega$ ;, 1%, 0.5 W; Part Number: 0757-0816.
- 4. BNC (M): Part Number: 1250-0045.
- 5. BNC (F): Part Number: 1250-0083.

## **Getting Started**

The Agilent 81110A is controlled by selecting options in a series of **pages** that are displayed on the instrument's screen. These options vary with the boards that are fitted in the instrument. When the Agilent 81110A is being tested, therefore, different situations can arise, depending on whether you have a standard instrument or one that has had additional boards fitted. The following examples illustrate this

#### **Typical Examples of Displayed Screens**



The OUTPUT Screen in a Standard Agilent 81110A



The TIMING Screen in an Agilent 81110A with qty 2 of Agilent 81112A



The LEVELS Screen in an Agilent 81110A with qty 2 of Agilent 81112A

#### **Instrument Serial Numbers**

You will need to write the serial numbers of the instrument at the top of the Test Reports. These can be found as follows:

Press  $\overline{\text{HELP}}$ , [SERIAL #]

The Agilent 81110A display lists the instrument's products and serial number.

The display on your instrument should look similar to this:

FRAME : 81110A 330 MHz

**Serial No** : **DE38700136** 

**OUTPUTS** 

Ch1-Bd. : 81112A

Ch2-Bd. : 81112A

The serial number given for the **FRAME** applies to the Mainframe, the Power Supply, the Microprocessor Board, and the Timing Board. The number(s) available of the Output Channel(s) applies to the installed numbers of outputs and Model Number.

## **Initial Setup of the Agilent 81110A**

In the majority of these tests the initial setting up of the instrument is identical. Therefore, it is described once here, and then referred-to where appropriate. In cases where the initial setup differs, an illustration of the settings is shown.

Set up the Agilent 81110A as follows:

- 1. Select [MODE/TRG]
- CONTINUOUS PULSES
- Single-Pulses at Out 1 (plus Single-Pulses at Out 2, if second channel is installed
- Pulse-Period:internal Osc
- 2. If a second output channel is installed, select MORE [CONFIG] screen and set up as follows:



CONFIG Screen, Parameters grouped by OUTPUT

Agilent 81110A/'12A Performance Test

|       | Agilent 81110A/'12A Performance Test                                                                                                                                                 |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NOTE: | Set-ups are given in all the tests for [OUTPUT 1] and [OUTPUT 2].  If you are testing a single channel instrument set up the [OUTPUT] screen with the settings given for [OUTPUT 1]. |
|       |                                                                                                                                                                                      |

## Test 1: Period (PLL not active)

## **Test Specifications**

Range 3.03 ns to 999.5 s

Resolution 3.5 digits, best case 5 ps

Accuracy  $\pm 3\%$ 

typical  $\pm 0.5\%$  after selfcal

## **Equipment Needed**

Counter

Cable, 50  $\Omega$ , coaxial, BNC

#### **Procedure**

1. Connect the Agilent 81110A to the Counter as shown:



Connecting the Agilent 81110A to the Counter

2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"

Agilent 81110A/'12A Performance Test

On the Agilent 81110A press  $\overline{\text{MORE}}$  and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output 1



Configuring Output 2

NOTE:

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. For Period Test you can switch OFF the channels that are not being tested.
- 3. Set the Counter to:

FUNCTION Period A / Freq C

 $\begin{array}{ll} \text{INPUT A} & 50 \ \Omega \\ \text{SENSE} & \text{On} \end{array}$ 

4. Check the Agilent 81110A period at the following settings:

| Period                                                  | Acceptable Range                                                                                                              | TR entry                                   |
|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| 3.030 ns<br>6.060 n<br>10.00 ns<br>50.00 ns<br>99.90 ns | without selfcal!  2.9391 ns to 3.1209 ns  5.878 ns to 6.242 n  9.7 ns to 10.3 ns  48.5 ns to 51.5 ns  96.903 ns to 102.897 ns | 1 - 1<br>1 - 2<br>1 - 3<br>1 - 4<br>1 - 5  |
| 100 ns<br>500 ns<br>1 μs<br>500 μs<br>500 ms            | 97 ns to 103 ns<br>485 ns to 515 ns<br>970 ns to 1030 ns<br>485μs to 515 μs<br>485 ms to 515 ms                               | 1 - 6<br>1 - 7<br>1 - 8<br>1 - 9<br>1 - 10 |

#### **Test 2: PLL Period**

NOTE:

This test is only performed if PLL is switched on.

## **Test Specifications**

Range 3.03 ns to 999.5 s Resolution 4 digits, best case 1 ps

Accuracy  $\pm 0.01\%$ 

## **Equipment Needed**

Counter Agilent 53132A Cable,  $50 \Omega$ , coaxial, BNC

**NOTE:** 

The Agilent 53132A counter is used in frequency mode to meet the MIL CAL A uncertainty requirements for TAR (Test Accuracy Ratio) > 4:1.

#### **Procedure**

Connect the Agilent 81110A to the counter as follows:



Connecting Agilent 81110A to the Counter

- 5. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 6. Select the [MODE/TRG] screen on the Agilent 81110A and set up as follows:



The MODE/TRG Screen Setup

7. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the test before!

#### **NOTE:**

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure *both* channels.
- b. For Period Test you can switch OFF the channels that are not being tested.
- 8. Set the Counter to measure the frequency at the choosen input 1/3
- 9. Check the Agilent 81110A PLL pulse period at the following settings:

| Period                                                                                  | Frequency                                                                               | Acceptable Range                                                                                                                                                                                                                                             | TR Entry                                                            |
|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| 3.030 ns<br>10.00 ns<br>50.00 ns<br>100 ns<br>500 ns<br>1 µs<br>50 µs<br>5 ms<br>500 ms | 330.000MHz<br>100 MHz<br>20 MHz<br>10 MHz<br>2 MHz<br>1 MHz<br>20 kHz<br>200 Hz<br>2 Hz | 329.9670 MHz to 330.0330 MHz 99.990 MHz to 100.010 MHz 19.9980 MHz to 20.0020 MHz 9.9990 MHz to 10.0010 MHz 1.9998 MHz to 2.0002 MHz 999.9 kHz to 1.0001 MHz 9.998 kHz to 20.002 kHz 199.980 Hz to 20.002 Hz 1.9998 Hz to 2.0002 Hz 0.19998 Hz to 0.20002 Hz | 2-1<br>2-2<br>2-3<br>2-4<br>2-5<br>2-6<br>2-7<br>2-8<br>2-9<br>2-10 |

#### Test 3: Width

## **Test Specifications**

Range 1.515 ns to (period - 1.515 ns) Resolution 3.5 digits, best case 5 ps

Accuracy  $\pm 3\% \pm 250 \text{ ps}$ 

typical  $\pm 0.5\% \pm 250$  ps after selfcal

## **Equipment Needed**

Digitizing Oscilloscope with Accessories

Counter

Cable,  $50 \Omega$ , coaxial, BNC

#### **Procedure**

1. Connect Agilent 81110A to the Scope as shown:



Connecting Agilent 81110A to the Scope

2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"

3. On the Agilent 81110A press MORE and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

#### NOTE:

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 4. Set the Digitizing Oscilloscope Agilent 54121T:
- Press AUTOSCALE
- Select the Display menu and set the Number of Averages to 32
- Select the delta V menu and turn the voltage markers On
- Set the preset levels to 50% -50% and press  $\overline{\text{AUTO LEVEL SET}}$
- Select the delta t menu and turn the time markers ON
- Set START ON EDGE = POS 1 and STOP ON EDGE = NEG1
- 5. Change the oscilloscope timebase to 1 ns/div
- 6. Change the Agilent 81110A Ch-1 Width to 1.515 ns
- 7. Center the pulse in the Scope display
- 8. Press the  $\overline{\text{PRECISE EDGE FIND}}$  key for each new Width setting
- 9. Check the Agilent 81110A pulse width at the following settings:

Agilent 81110A/'12A Performance Test

#### Agilent 81110A/'12A Performance Test

| Oscilloscope<br>Timebase | Period | Width                                                                  | Acceptable Range         | TR Entry |
|--------------------------|--------|------------------------------------------------------------------------|--------------------------|----------|
| 1 ns/div                 | 200 ns | without selfcal! 1.515 ns 6.060 ns 10.00 ns 50.00 ns 100.0 ns 500.0 ns | 1.22455 ns to 1.80545 ns | 3 - 1    |
| 1 ns/div                 | 200 ns |                                                                        | 5.528 ns to 6.492 ns     | 3 - 2    |
| 2 ns/div                 | 200 ns |                                                                        | 9.450 ns to 10.55 ns     | 3 - 3    |
| 10 ns/div                | 200 ns |                                                                        | 48.25 ns to 51.75 ns     | 3 - 4    |
| 20 ns/                   | 1 μs   |                                                                        | 96.75 ns to 103.25 ns    | 3 - 5    |
| 100 ns                   | 1 μs   |                                                                        | 484.75 ns to 515.25 ns   | 3 - 6    |

## 10. Connect the Agilent 81110A to the Counter as shown:



## Connecting Agilent 81110A to the Counter

#### 11. Set the Counter to:

| <b>FUNCTION</b> | $TI A \rightarrow B$ |
|-----------------|----------------------|
| SENSE           | On                   |
| INPUT A         | $50 \Omega$          |
| COM A           | On                   |
|                 |                      |

INPUT B  $50 \Omega$ , negative slope

# 12. Check the Agilent 81110A width at the following settings:

| Period | Width | Acceptable Range   | TR Entry |
|--------|-------|--------------------|----------|
| 100 μs | 50 μs | 48.5 μs to 51.5 μs | 3 - 7    |
| 10 ms  | 5 ms  | 4.85 ms to 515 ms  | 3 - 8    |
| 999 ms | 500ms | 485 ms to 515 ms   | 3 - 9    |

| NOTE: | Repeat the entire test for the second channel, if it is installed |
|-------|-------------------------------------------------------------------|

## **Test 4: Delay**

#### **Test Specifications**

Range Fixed typical Delay of

EXT INPUT to TRIGGER OUT 12 ns TRIGGER OUT to OUTPUT 1/2 10 ns

Variable Delay:

0 ns to (period - 3.03 ns)

Resolution 3.5 digits, best case 5 ps

Accuracy  $\pm 3\%$   $\pm 0.5$  ns

typical  $\pm 0.5\%$   $\pm 0.5$  ns after selfcal

#### **Equipment Needed**

Digitzing Oscilloscope with Accessories

Pulse Generator

Counter

Cable,  $50 \Omega$ , coaxial, BNC

#### **Procedure**

Connect Agilent 81110A to the Scope as shown:



## Connecting Agilent 81110A to the Scope

- 13. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 14. Set the Pulse Generator to:

 $\begin{array}{lll} Period & 1 \ \mu s \\ Width & 100 \ ns \\ Amplitude & 1 \ V \\ Offset & +1.0 \ V \\ Output & Enable \end{array}$ 

15. Select the [MODE/TRG] screen on the Agilent 81110A and set up as follows:



The TRG MODE Screen Setup

16. On the Agilent 81110A press  $\overline{\text{MORE}}$  and set up [TRIG-LEV] page as shown:



The TRG-LEV Screen Setup

17. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

#### *NOTE:*

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

c. Switch ON the channel you are testing, and switch OFF the other channel.

#### 18. Set the Digitizing Oscilloscope Agilent 54121T:

- Press AUTOSCALE
- Set timebase to TIME/DIV = 10 ns/div
- Center the positive-going edges of the two signals
- Select the Display menu and set the screen function to single; set the number of averages to 32
- Select the Delta V menu and turn the voltage markers ON and assign marker 1 to channel 3 and marker 2 to channel 4
- Set Preset levels to 50% 50% and press AUTO LEVEL SET
- Select the Delta t menu and turn the time markers ON
- Set START ON EDGE= POS1 and STOP ON EDGE= POS 1
- Press the PRECISE EDGE FIND key
- 19. Check the Agilent 81110A delay at the following settings:

NOTE:

Record the value of the fixed delay and subtract it from the other readings.

| Oscilloscope Timebase                                          | Delay                                                    | Acceptable Range                                                                                                      | TR Entry                                  |
|----------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| 10 ns/div                                                      | 0 ps without selfcal!                                    | fixed Delay of TRIG OUT to OUT 1/2: 10 ns typ.                                                                        | 4 - 1                                     |
| 10 ns/div<br>20 ns/div<br>20 ns/div<br>50 ns/div<br>200 ns/div | 5.000 ns<br>10.00 ns<br>50.00 ns<br>100.0 ns<br>500.0 ns | 4.35 ns to 5.65 ns<br>9.200 ns to 10.80 ns<br>48.00 ns to 52.00 ns<br>96.50 ns to 103.50 ns<br>484.50 ns to 515.50 ns | 4 - 2<br>4 - 3<br>4 - 4<br>4 - 5<br>4 - 6 |

20. Connect the Agilent 81110A to the Counter as follows:



Connecting Agilent 81110A to the Counter

21. Set Agilent 81110A to Continuous-Pulses on the MODE/TRG screen

## 22. Set the Counter to:

 $\begin{array}{lll} \text{FUNCTION TI} & A \rightarrow B \\ \text{SENSE} & \text{On} \\ \text{INPUT A} & 50 \ \Omega \\ \text{INPUT B} & 50 \ \Omega \end{array}$ 

23. Check the Agilent 81110A delay at the following settings:

NOTE:

Subtract the fixed delay from the other readings

| Period | Delay | Acceptable Range   | TR Entry |
|--------|-------|--------------------|----------|
| 100 μs | 50 μs | 48.5 μs to 51.5 μs | 4 - 7    |
| 10 ms  | 5 ms  | 4.85 ms to 5.15 ms | 4 - 8    |
| 999 ms | 500ms | 485 ms to 515 ms   | 4 - 9    |

NOTE:

Repeat the entire test for the second channel, if it is installed.

# **Test 5: Double Pulse Delay**

## **Test Specifications**

Range 3.030 ns to

(period - width - 1.5 ns)

Resolution 3.5 digits, best case 5 ps

Accuracy  $\pm 3\% \pm 150 \text{ ps}$ 

typical  $\pm 0.5\% \pm 150$  ps after selfcal

## **Equipment Needed**

Digitizing Oscilloscope with Accessories

Counter

Cable,  $50 \Omega$ , coaxial, BNC

#### **Procedure**

1. Connect Agilent 81110A to the Scope as shown:



Connecting Agilent 81110A to the Scope

- 2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 3. Select the [MODE/TRG] screen on the Agilent 81110A and set up Output 1 and Output 2 as follows:



The MODE/TRG Screen Setup

4. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

#### **NOTE:**

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

- c.Switch ON the channel you are testing, and switch OFF the other channel.
- 5. Set the Digitizing Oscilloscope Agilent 54121T:
- Press AUTOSCALE
- Center the double pulse signal
- Select the Display menu and set the Number of Averages to 32
- Select the Delta V menu and turn the Voltage markers On
- Set Preset Levels = 50% -50% and press  $\overline{AUTO LEVEL SET}$
- Select the Delta t menu and turn the Time markers On
- Set START ON EDGE = POS1 and STOP ON EDGE = POS2
- 6. Press the <u>PRECISE EDGE FIND</u> key for each new Double Delay setting
- 7. Check the Agilent 81110A double delay at the following settings:

## Agilent 81110A/'12A Performance Test

| Oscilloscope Timebase                          | Double Delay                                                     | Acceptable Range                                                                                | TR Entry                         |
|------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------|
| 2 ns/div<br>2 ns/div<br>10 ns/div<br>20 ns/div | without selfcal!<br>3.030 ns<br>10.00 ns<br>50.00 ns<br>100.0 ns | 2.7891 ns to 3.2709 ns<br>9.550 ns to 10.45 ns<br>48.35 ns to 51.65 ns<br>96.85 ns to 103.15 ns | 5 - 1<br>5 - 2<br>5 - 3<br>5 - 4 |

8. Connect the Agilent 81110A to the Counter as shown:



# Connecting Agilent 81110A to the Counter

## 9. Set the Counter to:

FUNCTION Period A INPUT A  $50 \Omega$  SENSE On

(EXT ARM

SELECT a. Start (ST): leading edge b. Stop (SP): trailing edge )

10. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"

11. Select the [MODE/TRG] screen on the Agilent 81110A and set up as follows;



The MODE/TRG Screen Setup

12. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



## Configuring Output Screen 2

NOTE:

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 13. Check the Agilent 81110A double pulse delay at the following settings:

Press  $\overline{MAN}$  to check each new setting!

# Agilent 81110A/'12A Performance Test

| Double Delay                    | Acceptable Range                            | TR Entry      |
|---------------------------------|---------------------------------------------|---------------|
| after selfcal!<br>500 ms<br>1 s | 485 ms to 515 ms<br>970.00 ms to 1030.00 ms | 5 -5<br>5 - 6 |

**NOTE:** Repeat the entire test for the second channel, if it is installed.

## **Test 6: Jitter**

The following tests are required:

- 1. Period Jitter
  - a. Internal Oscillator
  - b. Internal PLL
- 2. Width Jitter
- 3. Delay Jitter

## Test 6.1a: Period Jitter, Internal Oscillator

## **Test Specifications**

RMS-Jitter 0.01% + 15 ps

## **Equipment Needed**

Digitizing Oscilloscope with Accessories Delay Line (22 ns) Power Splitter Cable,  $50~\Omega$ , coaxial, BNC Cable, SMA

## **Procedure**

1. Connect Agilent 81110A to the Scope as shown:



## Equipment Set-up for Jitter Test

- 2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 3. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



## Configuring Output Screen 2

NOTE:

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 4. Set the Digitizing Oscilloscope Agilent 54121T:
- Press <u>AUTOSCALE</u>
- Select the Display menu and set the Number of Averages to 64
- Select the Channel menu and set the Attenuation factor of channel 2 to 2

Agilent 81110A/'12A Performance Test

40

- Set the VOLTS/DIV of channel 2 to 10 mV/div
- Set OFFSET to 500 mV
- Select the Timebase menu and set the TIME/DIV to 100 ps/div
- Center the first positive-going edge of the signal (approximate Delay = 29 ns)
- Select the Delta V menu and turn the V markers On
- Set the Marker 1 Position to 490 mV and the Marker 2 Position to 500 mV
- Select the Delta t menu and turn the T Markers On
- Set START ON EDGE = POS1 and STOP ON EDGE = POS1
- Press the PRECISE EDGE FIND key
- 5. RECORD the delta t reading. This is the rise time of the reference signal within a 1% amplitude window of the signal connected to Input 2. This value is needed later to calculate the correct jitter.(delta.t.up)
- 6. Select the Timebase menu and center the second positivegoing edge of the signal (approximate Delay = 79 ns)
- 7. Press MORE and HISTOGRAM
- Select the Window submenu and set:
- Source is channel 2
- Choose the Time Histogram
- Press WINDOW MARKER 1 and set it to 490 mV
- Press WINDOW MARKER 2 and set it to 500 mV

- 8. Select the Acquire submenu, set the Number of Samples to 1000 and press <u>START ACQUIRING</u>
- 9. After the data for the time histogram has been acquired (# Samples = 100%), select the Result submenu.
- 10. Press  $\overline{\text{MEAN}}$  and  $\overline{\text{SIGMA}}$ . RECORD the values of sigma
- 11. The RMS-jitter is calculated as follows:

$$RMS - jitter = \frac{6sigma - delta.t.up}{6}$$

- 12. The RMS-jitter for period of 50 ns is 20 ps. Enter the result in the Test Report as TR entry 6.1a 1
- 13. Set the Agilent 81110A period to 500 ns
- 14. Repeat steps 6 to 11

*NOTE:* 

TIME/DIV = 200 ps/div; approximate Delay = 529 ns

15. The RMS-jitter for period of 500 ns is 65 ps. Enter the result in the Test Report as TR entry 6.1a - 2

# Test 6.1b: Period Jitter, Internal PLL

# **Test Specifications**

RMS-Jitter 0.001% + 15 ps

# **Equipment Needed**

Digitizing Oscilloscope with Accessories Delay Line (22 ns) Power Splitter Cable,  $50~\Omega$ , coaxial, BNC Cable, SMA

#### **Procedure**

1. Connect Agilent 81110A to the Scope as shown.



Equipment Set-up for Jitter Test using the Agilent 54750A + 54751A

Using the Agilent 54121T the Set-up is the same as before.

- 2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 3. Select the [MODE/TRG] screen on the Agilent 81110A and set up as follows:



The TRG MODE Screen Setup

4. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



# Configuring Output Screen 2

NOTE:

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 5. Set the Digitizing Oscilloscope Agilent 54121T:
- Press AUTOSCALE
- Select the Display menu and set the Number of Averages to 64

Agilent 81110A/'12A Performance Test

45

#### Agilent 81110A/'12A Performance Test

- Select the Channel menu and set the Attenuation factor of channel 2 to 2
- Set the VOLTS/DIV of channel 2 to 10 mV/div
- Set OFFSET to 500 mV
- Select the Timebase menu and set the TIME/DIV to 100 ps/div
- Center the first positive-going edge of the signal (approximate Delay = 29 ns)
- Select the Delta V menu and turn the V markers On
- Set the Marker 1 Position to 490 mV and the Marker 2 Position to 500mV
- Select the Delta t menu and turn the T Markers On
- Set START ON EDGE = POS1 and STOP ON EDGE = POS1
- Press the PRECISE EDGE FIND key
- 6. RECORD the delta t reading. This is the rise time of the reference signal within a 1% amplitude window of the signal connected to Input 2. This value is needed later to calculate the correct jitter. (delta.t.up)
- 7. Select the Timebase menu and center the second positivegoing edge of the signal (approximate Delay = 49 ns)
- 8. Press MORE and HISTOGRAM
- Select the Window submenu and set:
- Source is channel 2
- Choose the Time Histogram
- Press WINDOW MARKER 1 and set it to 490 mV

- Press WINDOW MARKER 2 and set it to 500 mV
- 9. Select the Acquire submenu, set the Number of Samples to 1000 and press START ACQUIRING
- 10. After the data for the time histogram has been acquired (# Samples = 100%), select the Result submenu.
- 11. Press MEAN and SIGMA. RECORD the values of sigma
- 12. The RMS-jitter is calculated as follows:

$$RMS - jitter = \frac{6sigma-delta.t.up}{6}$$

13. The RMS-jitter for period of 20 ns is 15.2 ps. Enter the result in the Test Report as TR entry 6.1b - 1

| NOTE: |  |
|-------|--|
|       |  |

See the Agilent54750A User's Guide / Service Guide to get the info needed to do the Jitter Test using this scope.

## **Test 6.2: Width Jitter (PLL not active)**

## **Test Specifications**

RMS-Jitter 0.01% + 15 ps

# **Equipment Needed**

Digitizing Oscilloscope with Accessories Delay Line (22 ns) Power Splitter Cable, 50  $\Omega$ , coaxial, BNC Cable, SMA

#### **Procedure**

1. Connect Agilent 81110A to the Scope as shown:



Equipment Set-up for Jitter Test

2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"

3. On the Agilent 81110A set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

#### **NOTE:**

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 4. Set the Digitizing Oscilloscope Agilent 54121T:
- Press <u>AUTOSCALE</u>
- Select the Display menu and set the Number of Averages to 128
- Select the Channel menu and set the Attenuation factor of channel 2 to 2
- Set the VOLTS/DIV of channel 2 to 10 mV/div
- Set OFFSET to 500 mV
- Select the Timebase menu and set the TIME/DIV to 10 ps/div
- Center the first negative-going edge of the signal (approximate Delay = 33.8 ns)
- Select the Delta V menu and turn the V markers On
- Set the Marker 1 Position to 500 mV and the Marker 2 Position to 490 mV
- Select the Delta t menu and turn the T Markers On
- Set START ON EDGE = NEG1 and STOP ON EDGE = NEG1
- Press the PRECISE EDGE FIND key

- 5. RECORD the delta t reading. This is the fall time of the referencesignal within a 1% amplitude window of the signal connected to Input 2. This value isneeded later to calculate the correct jitter. (delta.t.dn)
- 6. Set the Agilent 81110A Pulse Width to 50 ns
- 7. Select the Timebase menu and center the first negative-going edge of the signal (approximate Delay = 80.5 ns)
- 8. Press  $\overline{\text{MORE}}$  and  $\overline{\text{HISTOGRAM}}$
- 9. Select the Window submenu and set:
- Source is channel 2
- Choose the Time Histogram
- Press WINDOW MARKER 1 and set it to 500 mV
- Press WINDOW MARKER 2 and set it to 490 mV
- 10. Select the Acquire submenu, set the Number of Samples to 1000 and press <u>START ACQUIRING</u>
- 11. After the data for the time histogram has been acquired (# Samples = 100%), select the Result submenu.
- 12. Press MEAN and SIGMA. RECORD the value of sigma
- 13. The RMS-jitter is calculated as follows:

RMS - jitter = 
$$\frac{6 \text{ sigma - delta.t.dn}}{6}$$

- 14. The RMS-jitter for pulse width of 50 ns is 20 ps. Enter the result in the Test Report as TR entry 6.2 1
- 15. Set the Agilent 81110A for pulse width of 500ns
- 16. Repeat steps 7 to 13

**NOTE:** TIME/DIV = 100ps/div. Approximate delay = 530 ns

17. The RMS-jitter for pulse width of 500 ns is 65 ps. Enter the result in the Test Report as TR entry 6.2 - 2

*NOTE:* Repeat the entire test for the second channel, if it is installed.

# **Test 6.3: Delay Jitter (PLL not active)**

# **Test Specifications**

RMS-Jitter 0.01% + 15 ps

# **Equipment Needed**

Digitizing Oscilloscope with Accessories

#### **Procedure**

1. Connect Agilent 81110A to the Scope as shown:



Equipment Set-up for Delay Jitter Test

2. For calculating the RMS-jitter, the rise time of the reference signal within a 1% amplitude window is required. If this value

is not already measured in the Period Jitter test, then perform the first 6 steps of the Period Jitter test.

- 3. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 4. On the Agilent 81110A press  $\overline{\text{MORE}}$  and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

#### **NOTE:**

When you are testing instruments with 2 output channels it is necessary to:

a.Configure both channels.

b. Switch OFF the channel that is not being tested

If you then test the other channel:

c. Switch ON the channel you are testing, and switch OFF the other channel.

- 5. Set the Digitizing Oscilloscope Agilent 54121T:
- Press AUTOSCALE
- Select the Display menu and set the Number of Averages to 64
- Set the VOLTS/DIV = 10 mV/div
- Set OFFSET to 500 mV
- Select the Timebase menu and set the TIME/DIV to 100 ps/div
- Center the first positive-going edge of the signal (approximate Delay = 64 ns)
- 6. Press MORE and HISTOGRAM
- 7. Select the Window submenu and press WINDOW MARKER 1 and set it to 490 mV
- 8. Press WINDOW MARKER 2 and set it to 500 mV
- 9. Select the Acquire submenu, set the Number of Samples to 1000 and press <u>START ACQUIRING</u>
- 10. After the delta for the time histogram has been acquired (# Samples = 100%), select the Result submenu.
- 11. Press MEAN and SIGMA. RECORD the values of sigma!

12. The RMS-jitter is calculated as follows:

RMS - jitter = 
$$\frac{6 \text{sigma - delta.t.up}}{6}$$

- 13. The RMS-jitter for delay of 50 ns is 20 ps. Enter the result in the Test Report as TR entry 6.3 1
- 14. Set Agilent 81110A for delay of 500 ns
- 15. Repeat steps 9 to 12

NOTE:

TIME/DIV = 100 ps/div. Approximate delay = 510 ns

16. The RMS jitter for delay of 500 ns is 65 ps. Enter the result in the Test Report as TR entry 6.3 - 2

NOTE:

Repeat the entire test for the second channel, if it is installed.

# **Test 7: High and Low Levels**

The following tests are required:

- 1. High level from  $50\Omega$  into  $50\Omega$
- 2. Low level from  $50\Omega$  into  $50\Omega$

# **Test Specifications**

|                  | Load Impedance 50 Ω  |  |
|------------------|----------------------|--|
| Source Impedance | 50 Ω                 |  |
| High Level       | -1.900 V to +3.8 V   |  |
| Low Level        | -2.0 V to +3.7 V     |  |
| Amplitude        | 0.100 Vpp to 3.8 Vpp |  |
| Level Resolution | 10 mV                |  |
| Level Accuracy   | ± 2% of ampl ± 50 mV |  |

## **Equipment Needed**

- 1. Digitizing Voltmeter (DVM)
- 2.  $50 \Omega$  Feedthrough Termination, 0.1%, 10 W Adapter.
- 3. BNC to dual banana plug (Agilent 1251-2277)
- 4. Cable,  $50 \Omega$ , coaxial, BNC

## **Procedure**

Connect Agilent 81110A to the DVM as shown:



Connecting the DVM for High and Low Levels Tests

## Test 7.1: High Level, 50 Ohms into 50 Ohms

- 1. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 2. On the Agilent 81110A press  $\overline{\text{MORE}}$  and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



## Configuring Output Screen 2

NOTE:

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

c. Switch ON the channel you are testing, and switch OFF the other channel.

3. Set the DVM Agilent 3458A to:

Function: DCV

Trigger: TRIG EXT

AD-Converter integration time NPLC: 0.1

(Number of Power Line Cycles)

4. Check the Agilent 81110A high level at the following high level settings with the low level set to 0.0 V.

| High Level | Acceptable Range   | TR Entry |
|------------|--------------------|----------|
| 3.80 V     | 3.674 V to 3.926 V | 7.1 - 1  |
| 1.0 V      | 0.93 V to 1.07 V   | 7.1 - 2  |
| 0.5 V      | 440 mV to 560 mV   | 7.1 - 3  |
| 0.1 V      | 48 mV to 152 mV    | 7.1 - 4  |

The low level may vary within  $\pm 2\%$  of amplitude  $\pm 50$  mV

#### Test 7.2: Low Level, 50 Ohms into 50 Ohms

- 1. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 2. On the Agilent 81110A press MORE and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

**NOTE:** 

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure *both* channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 3. Check the Agilent 81110A low level at the following low level settings with the high level set to 0.0 V

| Low Level | Acceptable Range     | TR Entry |
|-----------|----------------------|----------|
| -0.1 V    | -48 mV to -152 mV    | 7.2 - 1  |
| -0.5 V    | -440 mV to -560 mV   | 7.2 - 2  |
| -1.0 V    | -0.93 V to -1.07 V   | 7.2 - 3  |
| -2.00 V   | -1.910 V to -2.090 V | 7.2 - 4  |

**NOTE:** Repeat the High and Low Level tests for the second channel, if it is installed.

# **Test 8: Transition Time**

## **Test Specifications**

Range 0.8 ns OR 1.6 ns

(measured between 10% and 90% of amplitude)

Minimum Transitions  $\leq 600 \text{ ps for Vpp} < 1 \text{ V}$ 

 $\leq$  900 ps for Vpp > 1 V (typical 450 ps for ECL levels

measured between 20% and 80% of amplitude)

Accuracy  $\pm 10\%$   $\pm 200 \text{ ps}$ 

# **Equipment Needed**

Digitizing Oscilloscope with Accessories

Cable, SMA

#### **Procedure**

Perform the tests as shown in the following sections:

## **Test 8.1a: Leading Edge Test**

Minimum Leading Edge and Leading Edge ranges.

1. Connect Agilent 81110A to the Scope as shown:



Connecting Agilent 81110A to the Scope

#### NOTE:

When you connect the test equipment the first time, and whenever you change the setup during the following tests, use the torque wrench (8170-1582) to tighten and loosen the SMA connectors. This will ensure that the connectors are at the correct tightness and give the best signal transfer!

- 2. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 3. On the Agilent 81110A press MORE and set up [OUTPUT 1] and [OUTPUT 2] pages as shown in the following illustrations:



Configuring Output Screen 1



Configuring Output Screen 2

**NOTE:** 

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

Agilent 81110A/'12A Performance Test

65

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 4. Set the Digitizing Oscilloscope Agilent 54121T:
- Press AUTOSCALE
- Center one pulse on screen, e.g.:
- TIME/DIV =  $50 \mu s/div$ , DELAY =  $380 \mu s$ ,
- Select the Display menu and set the Number of Averages to 32
- Select the Channel menu and set the Attenuation factor to 10
- Select the Delta V menu and turn the voltage markers On
- Set the Preset Levels = 10-90% and press  $\overline{AUTO LEVEL SET}$
- Select the Timebase menu and set TIME/DIV = 1 ns/div, DELAY = 16 ns
- Select the Delta t menu and turn the markers On
- Set START ON EDGE = POS1 and STOP ON EDGE = POS1
- 5. Set period of Agilent 81110A to: Period =  $1 \mu s$  and change the Agilent 81110A Delay to center the leading edge of the first pulse on the screen
- 6. After the averaging, while the oscilloscope is in the Delta t menu, Press the <u>PRECISE EDGE FIND</u> key

# 7. Check the Agilent 81110A rise times at the following leading edge settings:

| Oscilloscope 7 | ГІМЕ/ | Period | Leading<br>Edge | Trailing<br>Edge | Acceptable<br>Range  | TR<br>Entry |
|----------------|-------|--------|-----------------|------------------|----------------------|-------------|
| 1 ns/div       |       | l μs   | 0.8 ns          | 0.8 ns           | 540 ps to 1.080 ns   | 8.1a - 1    |
| 1 ns/div       |       | l μs   | 1.6 ns          | 1.6 ns           | 1.240 ns to 1.960 ns | 8.1a - 2    |

#### **Test 8.1b: Trailing Edge Test**

Minimum Trailing Edge and Trailing Edge range.

- 1. Connect Agilent 81110A to the Scope as shown in Test 8.1a Leading Edge Test.
- 2. Set up the Agilent 81110A as described in Test 8.1a Leading Edge Test.

*NOTE*:

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

- c. Switch ON the channel you are testing, and switch OFF the other channel.
- 3. Set the digitizing oscilloscope Agilent 54121T:
- Select the oscilloscopes Timebase menu and set TIME/DIV to 1 ns/ div

and DELAY to approximately 510 ns

- Select the oscilloscopes Delta t menu and set START ON EDGE = NEG1 and STOP ON EDGE = NEG1
- 4. While the oscilloscope is in the Delta t menu, press the <u>PRE-CISE EDGE FIND</u> key
- 5. Check the Agilent 81110A output signal falls at the following trailing edge settings:

| Oscilloscope<br>TIME/DIV | Delay  | Period | Trailing<br>Edge | Leading<br>Edge | Acceptable<br>Range  | TR<br>Entry |
|--------------------------|--------|--------|------------------|-----------------|----------------------|-------------|
| 1 ns/div                 | 529 ns | 1 μs   | 0.8 ns           | 0.8 ns          | 540 ps to 1.080 ns   | 8.1b - 1    |
| 1 ns/div                 | 529 ns | 1 μs   | 1.6 ns           | 1.6 ns          | 1.240 ns to 1.960 ns | 8.1b - 2    |

#### **Test 9: Pulse Aberration Test**

The following tests are required:

Overshoot and Ringing Preshoot

#### **Test Specifications**

Overshoot/Preshoot/Ringing
± 5% of amplitude ± 50 mV

#### **Equipment Needed**

Digitizing Oscilloscope with Accessories

#### Procedure

- 6. Set up the Agilent 81110A as described in "Initial Setup of the Agilent 81110A"
- 1. Connect Agilent 81110A to the Scope as shown:



Connecting Agilent 81110A to the Scope



Configuring Output Screen 1



Configuring Output Screen 2

NOTE:

When you are testing instruments with 2 output channels it is necessary to:

- a. Configure both channels.
- b. Switch OFF the channel that is not being tested

If you then test the other channel:

c. Switch ON the channel you are testing, and switch OFF the other channel.

#### **Overshoot and Ringing**

- 2. Set the digitizing oscilloscope Agilent 54121T:
- Press AUTOSCALE
- Select the Display menu and set the Number of Averages to 32
- Select the Channel menu and set the Attenuation factor to 10
- Center one pulse horizontally and vertically on screen
- (e.g. TIME/DIV =  $50\mu s/div$ , DELAY =  $250 \mu s$ )
- Select the delta V menu and turn the voltage markers On
- Set the VARIABLE LEVELS = 95% 105% and press <u>AUTO LEVEL SET</u>
- Select the channel menu and center vertically the top pulse (offset = 5 V)
- Set the VOLTS/DIV = 200 mV/div
- Select the Timebase menu and set TIME/DIV = 5 ns/div, DELAY = 16 ns (>> 500 ns)
- 3. Set the Agilent 81110A to period = 500 ns

- 4. Check that Overshoot and Ringing are within the  $\pm 5\%$  of amplitude  $\pm 50$  mV window
- 5. Enter the result in the Test Report as TR entry 9 1

NOTE:

Take the oscilloscope's trace flatness error (GaAs input circuit) into account.

#### **Preshoot**

- 6. Set Agilent 81110A to:
- Period =  $500 \mu s$
- High Level = 3.8 V
- Low Level = 0 V
- Delay = 10 ns
- 7. Set the digitizing oscilloscope, Agilent 54121T:
- Press <u>AUTOSCALE</u>
- Select the Display menu and set the Number of Averages to 32
- Select the Channel menu and set the Attenuation factor to 10
- Center one pulse horizontally and vertically on screen
- (e.g. TIME/DIV =  $50\mu s/div$ , DELAY =  $265 \mu s$ )
- Select the delta V menu and turn the voltage markers On
- Set the VARIABLE LEVELS = -5% to +5% and press  $\overline{\text{AUTO}}$ LEVEL SET
- Select the channel menu and center vertically the bottom of the
- pulse (offset = 0 V)

- Set the VOLTS/DIV = 200 mV/div
- Select the Timebase menu and set TIME/DIV = 5 ns/div, DELAY = 16 ns
- 8. Set Agilent 81110A to period = 500 ns
- 9. Check that Preshoot is within the ±5% of amplitude ± 50 mV window.
- 10. Enter the result in the Test Report as TR entry 9 3



# Agilent 81110A/'12A Performance Test Records

| Test Facility:    |                                       |
|-------------------|---------------------------------------|
|                   | · · · · · · · · · · · · · · · · · · · |
|                   |                                       |
|                   |                                       |
|                   | Tested By                             |
| X                 |                                       |
|                   |                                       |
| Model Agilent 811 | 10A/'12A 330 MHz Pulse Generator      |
| C 'IN             |                                       |
| Serial No.        |                                       |
| Options           | Ambient temperature°C                 |
|                   |                                       |
|                   |                                       |
|                   |                                       |
| Firmware Rev.     | Hz                                    |
|                   |                                       |
| Special Notes:    |                                       |
|                   |                                       |
|                   |                                       |
|                   |                                       |
|                   |                                       |
|                   |                                       |

| Test Equipment Used Description Date | Model No.      | Trace No. | Cal. Due |
|--------------------------------------|----------------|-----------|----------|
| 1. Oscilloscope                      | Agilent 54121T |           |          |
| 2. Counter                           | Agilent 5334B  |           |          |
| 3. Digital Voltmeter                 | Agilent 3458A  |           |          |
| 4. Pulse Generator                   | Agilent 8110A  |           |          |
| 5. Delay Line                        | Agilent 54008A |           |          |
| 6                                    |                |           |          |
| 7                                    |                |           |          |
| 8                                    |                |           |          |
| 9                                    |                |           |          |
| 10                                   |                |           |          |
| 11                                   |                |           |          |
| 12                                   |                |           |          |
| 13                                   |                |           |          |
| 14                                   |                |           |          |

# **Test Results for Agilent 81110A Mainframe**

| Serial No | 0                                   | Aml       | Ambient temperature |            |      |      |  |  |
|-----------|-------------------------------------|-----------|---------------------|------------|------|------|--|--|
| Custome   | Customer Relative humidity _        |           |                     |            |      |      |  |  |
| CSO#      |                                     | Line      | e frequenc          | у          |      | Hz   |  |  |
| Tested b  | у                                   | Dat       | e                   |            |      |      |  |  |
| Commer    | nts                                 |           |                     |            |      |      |  |  |
|           |                                     |           |                     |            |      |      |  |  |
| Scope U   | Oscillato<br>incertainty<br>ry Test | factor _  |                     | Limit      | Pass | Fail |  |  |
|           |                                     | Min<br>   | Result              | Max        |      |      |  |  |
| 1-1       | 3.03ns                              | 2.9391 ns |                     | 3.1209 ns  |      |      |  |  |
| 1-2       | 6.06ns                              | 5.878 ns  |                     | 6.242 ns   |      |      |  |  |
| 1-3       | 10.0ns                              | 9.7 ns    |                     | 10.3 ns    |      |      |  |  |
| 1-4       | 50.0ns                              | 48.5 ns   |                     | 51.5 ns    |      |      |  |  |
| 1-5       | 99.9ns                              | 96.903 ns |                     | 102.897 ns |      |      |  |  |

| Counter Uncertainty factor _ |  |
|------------------------------|--|
|------------------------------|--|

| TR Entry | Test   | Limit<br>Min | Actual<br>Result | Limit<br>Max | Pass | Fail |
|----------|--------|--------------|------------------|--------------|------|------|
| 1-6      | 100 ns | 97.0ns       |                  | 103.0 ns     |      |      |
| 1-7      | 500 ns | 485.0 ns     |                  | 515.0 ns     |      |      |
| 1-8      | 1 μs   | 970.0 ns     |                  | 1030.0 ns    |      |      |
| 1-9      | 5 00μs | 485 μs       |                  | 5 15 μs      |      |      |
| 1-10     | 500 ms | 485 ms       |                  | 515 ms       |      |      |

PLL Period (Results measured as frequency by counter)

Counter Uncertainty factor

|      |          | Limit<br>Min |    |             | Pass | Fail |
|------|----------|--------------|----|-------------|------|------|
| 2-1  | 3.03 ns  | 329.9670MF   | Hz | _ 330.03301 | ⁄ИНz |      |
| 2-2  | 10.00 ns | 99.990MH     | Z  | _ 100.010 M | ſHz  |      |
| 2-3  | 50.00 ns | 19.9980MF    | Hz | _ 20.0020M  | ſHz  | _    |
| 2-4  | 100 ns   | 9.9990MF     | Hz | 10.0010M    | Hz _ | _    |
| 2-5  | 500 ns   | 1.9998MF     | Hz | _ 2.0002MI  | Hz   | _    |
| 2-6  | 1 μs     | 999.9 kH     | z  | 1.0001 M    | Hz _ |      |
| 2-7  | 50 μs    | 19.998 kH    | z  | 20.002 k    | Hz _ |      |
| 2-8  | 5 ms     | 199.98 H     | z  | 200.02 1    | Hz _ |      |
| 2-9  | 500 ms   | 1.9998 I     | Hz | 2.0002 1    | Hz _ |      |
| 2-10 | 5 s      | 0.19998 H    | z  | 0.20002 1   | Hz _ |      |

### **Period Jitter**

| TR Enti | ry Test | Limit<br>Min | Actual<br>Result | Limit<br>Max | Pass Fail |
|---------|---------|--------------|------------------|--------------|-----------|
| 6.1a-1  | 50 ns   |              |                  | 20 ps        |           |
| 6.1a-2  | 500 ns  |              |                  | 65 ps        |           |
| 6.1b-1  | 20 ns   |              |                  | 15.2 ps      |           |

| Test Results for Agilent 81112A ( | Output Channel |
|-----------------------------------|----------------|
|-----------------------------------|----------------|

Serial No.

#### Width

| TR En | try Test | Limit<br>Min |    |             | Pass | Fail |
|-------|----------|--------------|----|-------------|------|------|
| 3-1   | 1.515 ns | 1.22455 n    | 18 | _1.80545 ns |      |      |
| 3-2   | 6.06ns 5 | 5.528 ns     |    | _ 6.492 ns  |      |      |
| 3-3   | 10.0 ns  | 9.450ns      |    | 10.550 ns   |      |      |
| 3-4   | 50.0 ns  | 48.25 ns     |    | 51.75 ns    |      |      |
| 3-5   | 100 ns 9 | 96.75 ns     |    | _ 103.25 ns |      |      |
| 3-6   | 500 ns   | 484.75 ns    |    | 515.25 ns   |      |      |
| 3-7   | 50 μs 4  | -8.5 μs      |    | _ 51.5 μs   |      |      |
| 3-8   | 5 ms 4.  | .85 ms       |    | _ 5.15 ms   |      |      |
| 3-9   | 500 ms   | 485 ms       |    | _ 515 ms    |      |      |

#### **Width Jitter**

| TR Entry | Test   |   | Actual<br>Result | Limit<br>Max | Pass | Fail |
|----------|--------|---|------------------|--------------|------|------|
| 6.2-1    | 50 ns  | _ |                  | 20 ps        |      |      |
| 6.2-2    | 500 ns | _ |                  | 65 ps        |      |      |

# Delay

| Scope Uncertainty factor |  |
|--------------------------|--|

| TR Er | ntry Test  | Limit<br>Min |                | Pass | Fail |
|-------|------------|--------------|----------------|------|------|
| 4-1   | 0.00 ns    |              | Fixed Delay    |      |      |
| 4-2   | 5.00 ns 4  | 4.35 ns      | <br>5.65 ns    |      |      |
| 4-3   | 10 ns 9    | .20 ns       | <br>10.80 ns   |      |      |
| 4-4   | 50.0 ns    | 18.0 ns      | <br>52.0 ns    |      | -    |
| 4-5   | 100 ns 96  | .5 ns        | <br>103.5 ns   |      | -    |
| 4-6   | 500 ns 484 | 4.5 ns _     | <br>_ 515.5 ns |      | -    |
| 4-7   | 50 μs 4    | 18.5 μs      | <br>51.5 μs    |      |      |
| 4-8   | 5 ms 4     | .85 ms       | <br>_ 5.15 ms  |      |      |
| 4-9   | 500 ms 4   | 85 ms        | <br>_ 515 ms   |      |      |

# **Delay Jitter**

| TR Entry | Test   |   | Actual<br>Result | Limit<br>Max | Pass | Fail |
|----------|--------|---|------------------|--------------|------|------|
| 6.3-1    | 50 ns  | _ |                  | 20 ps        |      |      |
| 6.3-2    | 500 ns | _ |                  | 65 ps        |      |      |

# **Double Pulse Delay**

| Scope Uncertainty factor |  |
|--------------------------|--|
|--------------------------|--|

| TR Entry    | Test      | Limit     | Actual | Limit       | Pass | Fail |
|-------------|-----------|-----------|--------|-------------|------|------|
|             |           | Min       | Result | Max         |      |      |
|             |           |           |        |             |      |      |
| 5-1         | 3.015 ns  | 2.77455   | ns     | 3.25545 ns  |      |      |
| 5-2         | 10.0 ns   | 9.550 ns  |        | 10.45 ns    |      |      |
| <b>5</b> .0 |           |           |        |             |      |      |
| 5-3         | 50.0ns    | 48.35 ns  |        | 51.65 ns    |      |      |
| 5-4         | 100ns     | 96.85 ns  |        | _ 103.15 ns |      |      |
| Counter 1   | Uncertain | ty factor |        |             |      |      |
| TR Entry    | Test      | Limit     | Actual | Limit       | Pass | Fail |
|             |           | Min       | Result | Max         |      |      |
|             |           |           |        |             |      |      |
| 5-5         | 500 ms    | 485 ms    |        | 515 ms      |      |      |
| 5-6         | 1 s       | 970 0 ms  |        | 1030 0 ms   |      |      |

# High Level $50\Omega$ - $50\Omega$

| TR Entry | Test  | Limit<br>Min | Actual<br>Result | Limit<br>Max | Pass | Fail |
|----------|-------|--------------|------------------|--------------|------|------|
| 7.1-1    | 3.80V | 3.674 V      |                  | 3.926 V      |      |      |
| 7.1-2    | 1.0 V | 0.93 V       |                  | _ 1.07 V     |      |      |
| 7.1-3    | 0.5 V | 440 mV       |                  | _ 560 mV     |      |      |
| 7.1-4    | 0.1 V | 48 mV        |                  | _ 152 mV     |      |      |

# Low Level $50\Omega$ - $50\Omega$

| TR Entry | Test   | Limit<br>Min | Actual<br>Result | Limit<br>Max | Pass | Fail |
|----------|--------|--------------|------------------|--------------|------|------|
| 7.2-1    | -0.1 V | -48 mV       |                  | 152 mV       |      |      |
| 7.2-2    | -0.5 V | -440 mV      |                  | 560 mV       |      |      |
| 7.2-3    | -1.0 V | -0.93 V      |                  | 1.07 V       |      |      |
| 7.2-4    | -2.0 V | -1.910 V     |                  | 2.090 V      |      |      |

# **Leading Edge**

Scope Uncertainty factor

| TR Entry | Test   |         | Actual<br>Result |           | Pass Fail |
|----------|--------|---------|------------------|-----------|-----------|
| 8.1a-1   | 0.8 ns | 540 ps  |                  | _ 1.08 ns |           |
| 8.1a-2   | 1.6 ns | 1.24 ns |                  | _ 1.96 ns |           |

# **Trailing Edge**

| TR Entry | Test   |         | Actual<br>Result | Limit<br>Max | Pass | Fail |
|----------|--------|---------|------------------|--------------|------|------|
| 8.1b-1   | 0.8 ns | 540 ps  |                  | _ 1.08 ns    |      |      |
| 8.1b-2   | 1.6 ns | 1.24 ns |                  | 1.96 ns      |      |      |

# **Overshoot and Ringing**

Scope Uncertainty factor

| TRE | Entry Test | Limit<br>Min | Actual<br>Result | Limit<br>Max                         | Pass | Fail |
|-----|------------|--------------|------------------|--------------------------------------|------|------|
| 9-1 | 3.8V       | _            |                  | <u>+</u> 5% of ampl<br><u>+</u> 50mV |      |      |
| 9-2 | 500 mV     | -            |                  | _ <u>+</u> 5% of ampl.<br>+50mV      |      |      |

#### **Preshoot**

| TR Entry | Test | Limit<br>Min | Actual<br>Result | Limit<br>Max                          | Pass | Fail |
|----------|------|--------------|------------------|---------------------------------------|------|------|
| 9-3      | 0 V  | -            |                  | <u>+</u> 5% of ampl.<br><u>+</u> 50mV |      |      |

